一种新的三维集成电路拥塞估计模型和拥塞感知布局

Wenrui Li, Jaehwan Kim, J. Chong
{"title":"一种新的三维集成电路拥塞估计模型和拥塞感知布局","authors":"Wenrui Li, Jaehwan Kim, J. Chong","doi":"10.1109/ICIMTR.2012.6236388","DOIUrl":null,"url":null,"abstract":"The recent popularity of three dimensional integrated circuits (3D ICs) technology stems from its higher integrated degree and enhanced performance. However, the design routability for 3D ICs becomes especially important. In this paper, we propose a novel estimation model and a congestion aware floorplan for 3D ICs. This model is based on probabilistic analysis considering through silicon vias (TSV) location and the congestion aware floorplan uses multiple criterions to judge a floorplan result. Experiments show the application of congestion aware floorplan can improve the routing congestion significantly with small increment of area and wirelength.","PeriodicalId":117572,"journal":{"name":"2012 International Conference on Innovation Management and Technology Research","volume":"64 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-05-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"A novel congestion estimation model and congestion aware floorplan for 3D ICs\",\"authors\":\"Wenrui Li, Jaehwan Kim, J. Chong\",\"doi\":\"10.1109/ICIMTR.2012.6236388\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The recent popularity of three dimensional integrated circuits (3D ICs) technology stems from its higher integrated degree and enhanced performance. However, the design routability for 3D ICs becomes especially important. In this paper, we propose a novel estimation model and a congestion aware floorplan for 3D ICs. This model is based on probabilistic analysis considering through silicon vias (TSV) location and the congestion aware floorplan uses multiple criterions to judge a floorplan result. Experiments show the application of congestion aware floorplan can improve the routing congestion significantly with small increment of area and wirelength.\",\"PeriodicalId\":117572,\"journal\":{\"name\":\"2012 International Conference on Innovation Management and Technology Research\",\"volume\":\"64 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-05-21\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 International Conference on Innovation Management and Technology Research\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICIMTR.2012.6236388\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 International Conference on Innovation Management and Technology Research","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICIMTR.2012.6236388","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

近年来,三维集成电路(3D ic)技术的流行源于其更高的集成度和更强的性能。然而,3D集成电路的设计可达性变得尤为重要。在本文中,我们提出了一种新的估计模型和三维集成电路的拥塞感知平面图。该模型基于概率分析,考虑了通过硅孔(TSV)的位置和拥挤感知的平面设计,使用多个标准来判断平面设计结果。实验表明,拥塞感知平面图的应用可以显著改善路由拥塞,而增加的面积和长度都很小。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A novel congestion estimation model and congestion aware floorplan for 3D ICs
The recent popularity of three dimensional integrated circuits (3D ICs) technology stems from its higher integrated degree and enhanced performance. However, the design routability for 3D ICs becomes especially important. In this paper, we propose a novel estimation model and a congestion aware floorplan for 3D ICs. This model is based on probabilistic analysis considering through silicon vias (TSV) location and the congestion aware floorplan uses multiple criterions to judge a floorplan result. Experiments show the application of congestion aware floorplan can improve the routing congestion significantly with small increment of area and wirelength.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信