Siman Li, Chris Eom, Jake Jung, Brian Lee, Edwin Kim, Kanyu Cao
{"title":"基于相位误差检测器的功率波动抗扰度自适应DLL更新方案","authors":"Siman Li, Chris Eom, Jake Jung, Brian Lee, Edwin Kim, Kanyu Cao","doi":"10.1109/ASICON52560.2021.9620534","DOIUrl":null,"url":null,"abstract":"This paper presents an adaptive update scheme for all digital delay locked loop(ADDLL). To reduce the output jitter induced by the power fluctuation, the proposed ADDLL adaptively adjust the variable delay line step using a phase error detector. The phase error detector detects the phase error variation every sixteen external clock period. Once the phase error over the threshold, the adaptive update engine is activated to suppress the power fluctuation. The proposed ADDLL achieve that the tDQSCK (DQS rising edge output timing location from rising edge of CK) drift is under +/-35ps when the power fluctuation is +/-60mV.","PeriodicalId":233584,"journal":{"name":"2021 IEEE 14th International Conference on ASIC (ASICON)","volume":"24 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2021-10-26","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Adaptive DLL Update Scheme for Power Fluctuation Immunity Using Phase Error Detector\",\"authors\":\"Siman Li, Chris Eom, Jake Jung, Brian Lee, Edwin Kim, Kanyu Cao\",\"doi\":\"10.1109/ASICON52560.2021.9620534\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents an adaptive update scheme for all digital delay locked loop(ADDLL). To reduce the output jitter induced by the power fluctuation, the proposed ADDLL adaptively adjust the variable delay line step using a phase error detector. The phase error detector detects the phase error variation every sixteen external clock period. Once the phase error over the threshold, the adaptive update engine is activated to suppress the power fluctuation. The proposed ADDLL achieve that the tDQSCK (DQS rising edge output timing location from rising edge of CK) drift is under +/-35ps when the power fluctuation is +/-60mV.\",\"PeriodicalId\":233584,\"journal\":{\"name\":\"2021 IEEE 14th International Conference on ASIC (ASICON)\",\"volume\":\"24 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2021-10-26\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2021 IEEE 14th International Conference on ASIC (ASICON)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ASICON52560.2021.9620534\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2021 IEEE 14th International Conference on ASIC (ASICON)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASICON52560.2021.9620534","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Adaptive DLL Update Scheme for Power Fluctuation Immunity Using Phase Error Detector
This paper presents an adaptive update scheme for all digital delay locked loop(ADDLL). To reduce the output jitter induced by the power fluctuation, the proposed ADDLL adaptively adjust the variable delay line step using a phase error detector. The phase error detector detects the phase error variation every sixteen external clock period. Once the phase error over the threshold, the adaptive update engine is activated to suppress the power fluctuation. The proposed ADDLL achieve that the tDQSCK (DQS rising edge output timing location from rising edge of CK) drift is under +/-35ps when the power fluctuation is +/-60mV.