利用功率门控技术优化4-16混合逻辑线解码器的功率和性能

A. Sharma
{"title":"利用功率门控技术优化4-16混合逻辑线解码器的功率和性能","authors":"A. Sharma","doi":"10.1109/RTEICT46194.2019.9016760","DOIUrl":null,"url":null,"abstract":"Recently, power gating technique is being adopted in many designs for minimizing power consumption (MTCMOS). This paper mounts new hybrid-logic circuit design for inverted 4–16 decoder invented using sleep transistor capable of lowering power dissipation and power-delay product(PDP). Two circuit designs are proposed here using DEC-14 topology and DEC-15 topology at supply voltage of 1V and 10MHz frequency. Also, pulse input is provided to sleep transistor for switching action at 10MHz frequency. Employing this technique, considerably reduces leakage power, benefitting circuit design by improvising its key parameters. Later, various simulations results are represented on 32nm technology showing brief comparison between distinct circuits.","PeriodicalId":269385,"journal":{"name":"2019 4th International Conference on Recent Trends on Electronics, Information, Communication & Technology (RTEICT)","volume":"140 9 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-05-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Optimizing Power and Improving Performance of 4-16 Hybrid-Logic Line Decoder using Power Gating Technique\",\"authors\":\"A. Sharma\",\"doi\":\"10.1109/RTEICT46194.2019.9016760\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Recently, power gating technique is being adopted in many designs for minimizing power consumption (MTCMOS). This paper mounts new hybrid-logic circuit design for inverted 4–16 decoder invented using sleep transistor capable of lowering power dissipation and power-delay product(PDP). Two circuit designs are proposed here using DEC-14 topology and DEC-15 topology at supply voltage of 1V and 10MHz frequency. Also, pulse input is provided to sleep transistor for switching action at 10MHz frequency. Employing this technique, considerably reduces leakage power, benefitting circuit design by improvising its key parameters. Later, various simulations results are represented on 32nm technology showing brief comparison between distinct circuits.\",\"PeriodicalId\":269385,\"journal\":{\"name\":\"2019 4th International Conference on Recent Trends on Electronics, Information, Communication & Technology (RTEICT)\",\"volume\":\"140 9 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-05-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 4th International Conference on Recent Trends on Electronics, Information, Communication & Technology (RTEICT)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/RTEICT46194.2019.9016760\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 4th International Conference on Recent Trends on Electronics, Information, Communication & Technology (RTEICT)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RTEICT46194.2019.9016760","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

近年来,功率门控技术被广泛应用于最小化功耗(MTCMOS)的设计中。本文提出了一种新的混合逻辑电路设计,用于使用睡眠晶体管的4-16倒译码器,该电路能够降低功耗和功率延迟积(PDP)。本文提出了在电源电压为1V,频率为10MHz时采用DEC-14拓扑和DEC-15拓扑的两种电路设计。此外,脉冲输入提供给休眠晶体管,用于10MHz频率的开关动作。采用这种技术,大大减少了泄漏功率,并通过改进其关键参数而有利于电路设计。随后,在32nm工艺上给出了各种仿真结果,并对不同电路进行了简要比较。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Optimizing Power and Improving Performance of 4-16 Hybrid-Logic Line Decoder using Power Gating Technique
Recently, power gating technique is being adopted in many designs for minimizing power consumption (MTCMOS). This paper mounts new hybrid-logic circuit design for inverted 4–16 decoder invented using sleep transistor capable of lowering power dissipation and power-delay product(PDP). Two circuit designs are proposed here using DEC-14 topology and DEC-15 topology at supply voltage of 1V and 10MHz frequency. Also, pulse input is provided to sleep transistor for switching action at 10MHz frequency. Employing this technique, considerably reduces leakage power, benefitting circuit design by improvising its key parameters. Later, various simulations results are represented on 32nm technology showing brief comparison between distinct circuits.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信