{"title":"折叠级联跟踪保持(THA)电路中通过动态共模反馈和增益增强实现增益稳定机制","authors":"M. A. Abas, A. Asyraf","doi":"10.1109/CIRCUITSANDSYSTEMS.2013.6671569","DOIUrl":null,"url":null,"abstract":"A low power Folded Cascode Track and Hold Amplifier (THA) circuit has been designed and analysed. The design of THA is to facilitate the development of ADC with specification 12-bit resolution, 125kSPS, and 1MHz. THA is used to sample and hold the input signal before it is being digitized. Ideally, signal that passed through THA circuit should not degrade the quality. Therefore high gain factor is very important to maintain the virtual ground on THA circuit. A simulation analysis was carried out to explore the operation of three different types of Folded Cascode circuits with the aims to identify the best techniques for increasing gain, decreasing speed and good ICMR parameter. The simulation was carried out at gate level using CMOS 0.18μm mixed signal process technology.","PeriodicalId":436232,"journal":{"name":"2013 IEEE International Conference on Circuits and Systems (ICCAS)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-11-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Gain stabilization mechanism through dynamic common mode feedback and gain booster in Folded Cascode Track and Hold (THA) circuit\",\"authors\":\"M. A. Abas, A. Asyraf\",\"doi\":\"10.1109/CIRCUITSANDSYSTEMS.2013.6671569\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A low power Folded Cascode Track and Hold Amplifier (THA) circuit has been designed and analysed. The design of THA is to facilitate the development of ADC with specification 12-bit resolution, 125kSPS, and 1MHz. THA is used to sample and hold the input signal before it is being digitized. Ideally, signal that passed through THA circuit should not degrade the quality. Therefore high gain factor is very important to maintain the virtual ground on THA circuit. A simulation analysis was carried out to explore the operation of three different types of Folded Cascode circuits with the aims to identify the best techniques for increasing gain, decreasing speed and good ICMR parameter. The simulation was carried out at gate level using CMOS 0.18μm mixed signal process technology.\",\"PeriodicalId\":436232,\"journal\":{\"name\":\"2013 IEEE International Conference on Circuits and Systems (ICCAS)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-11-21\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 IEEE International Conference on Circuits and Systems (ICCAS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CIRCUITSANDSYSTEMS.2013.6671569\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE International Conference on Circuits and Systems (ICCAS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CIRCUITSANDSYSTEMS.2013.6671569","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Gain stabilization mechanism through dynamic common mode feedback and gain booster in Folded Cascode Track and Hold (THA) circuit
A low power Folded Cascode Track and Hold Amplifier (THA) circuit has been designed and analysed. The design of THA is to facilitate the development of ADC with specification 12-bit resolution, 125kSPS, and 1MHz. THA is used to sample and hold the input signal before it is being digitized. Ideally, signal that passed through THA circuit should not degrade the quality. Therefore high gain factor is very important to maintain the virtual ground on THA circuit. A simulation analysis was carried out to explore the operation of three different types of Folded Cascode circuits with the aims to identify the best techniques for increasing gain, decreasing speed and good ICMR parameter. The simulation was carried out at gate level using CMOS 0.18μm mixed signal process technology.