折叠级联跟踪保持(THA)电路中通过动态共模反馈和增益增强实现增益稳定机制

M. A. Abas, A. Asyraf
{"title":"折叠级联跟踪保持(THA)电路中通过动态共模反馈和增益增强实现增益稳定机制","authors":"M. A. Abas, A. Asyraf","doi":"10.1109/CIRCUITSANDSYSTEMS.2013.6671569","DOIUrl":null,"url":null,"abstract":"A low power Folded Cascode Track and Hold Amplifier (THA) circuit has been designed and analysed. The design of THA is to facilitate the development of ADC with specification 12-bit resolution, 125kSPS, and 1MHz. THA is used to sample and hold the input signal before it is being digitized. Ideally, signal that passed through THA circuit should not degrade the quality. Therefore high gain factor is very important to maintain the virtual ground on THA circuit. A simulation analysis was carried out to explore the operation of three different types of Folded Cascode circuits with the aims to identify the best techniques for increasing gain, decreasing speed and good ICMR parameter. The simulation was carried out at gate level using CMOS 0.18μm mixed signal process technology.","PeriodicalId":436232,"journal":{"name":"2013 IEEE International Conference on Circuits and Systems (ICCAS)","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2013-11-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Gain stabilization mechanism through dynamic common mode feedback and gain booster in Folded Cascode Track and Hold (THA) circuit\",\"authors\":\"M. A. Abas, A. Asyraf\",\"doi\":\"10.1109/CIRCUITSANDSYSTEMS.2013.6671569\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A low power Folded Cascode Track and Hold Amplifier (THA) circuit has been designed and analysed. The design of THA is to facilitate the development of ADC with specification 12-bit resolution, 125kSPS, and 1MHz. THA is used to sample and hold the input signal before it is being digitized. Ideally, signal that passed through THA circuit should not degrade the quality. Therefore high gain factor is very important to maintain the virtual ground on THA circuit. A simulation analysis was carried out to explore the operation of three different types of Folded Cascode circuits with the aims to identify the best techniques for increasing gain, decreasing speed and good ICMR parameter. The simulation was carried out at gate level using CMOS 0.18μm mixed signal process technology.\",\"PeriodicalId\":436232,\"journal\":{\"name\":\"2013 IEEE International Conference on Circuits and Systems (ICCAS)\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2013-11-21\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2013 IEEE International Conference on Circuits and Systems (ICCAS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CIRCUITSANDSYSTEMS.2013.6671569\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2013 IEEE International Conference on Circuits and Systems (ICCAS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CIRCUITSANDSYSTEMS.2013.6671569","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

设计并分析了一种低功耗折叠级联跟踪保持放大器电路。THA的设计是为了方便ADC的开发,规格为12位分辨率,125kSPS, 1MHz。THA用于在数字化之前对输入信号进行采样和保持。理想情况下,通过THA电路的信号不应降低质量。因此,高增益系数对于保持THA电路的虚地是非常重要的。对三种不同类型的折叠级联电路进行了仿真分析,旨在找出增加增益、降低速度和良好ICMR参数的最佳技术。采用CMOS 0.18μm混合信号处理技术在栅极级进行仿真。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Gain stabilization mechanism through dynamic common mode feedback and gain booster in Folded Cascode Track and Hold (THA) circuit
A low power Folded Cascode Track and Hold Amplifier (THA) circuit has been designed and analysed. The design of THA is to facilitate the development of ADC with specification 12-bit resolution, 125kSPS, and 1MHz. THA is used to sample and hold the input signal before it is being digitized. Ideally, signal that passed through THA circuit should not degrade the quality. Therefore high gain factor is very important to maintain the virtual ground on THA circuit. A simulation analysis was carried out to explore the operation of three different types of Folded Cascode circuits with the aims to identify the best techniques for increasing gain, decreasing speed and good ICMR parameter. The simulation was carried out at gate level using CMOS 0.18μm mixed signal process technology.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信