从行为硬件描述出发的数据传输电路综合

W. Lange, W. Rosenstiel
{"title":"从行为硬件描述出发的数据传输电路综合","authors":"W. Lange, W. Rosenstiel","doi":"10.1109/ICECS.2001.957725","DOIUrl":null,"url":null,"abstract":"Data transmission rates are rising steadily, accompanied by the requirements to shorten the design cycle for faster and more complex VLSI chips containing data transmission and protocol control logic. One procedure to shorten the design cycle is to describe the behavior of a system in a HW description language like VHDL and perform high level synthesis thereafter. We describe a FSM generator (FSM-G) which avoids the usage of a HLS tool and translates the VHDL specifications of data transmission circuits into a behavioral RT VHDL description. The behavioral routing table (RT) description can be further synthesized by an RT- and logic synthesis tool. The results of applying the FSM-G to ATM switch controller modules are shown at the end of this paper.","PeriodicalId":141392,"journal":{"name":"ICECS 2001. 8th IEEE International Conference on Electronics, Circuits and Systems (Cat. No.01EX483)","volume":"38 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2001-09-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Synthesis of data transmission circuits starting from behavioral HW descriptions\",\"authors\":\"W. Lange, W. Rosenstiel\",\"doi\":\"10.1109/ICECS.2001.957725\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Data transmission rates are rising steadily, accompanied by the requirements to shorten the design cycle for faster and more complex VLSI chips containing data transmission and protocol control logic. One procedure to shorten the design cycle is to describe the behavior of a system in a HW description language like VHDL and perform high level synthesis thereafter. We describe a FSM generator (FSM-G) which avoids the usage of a HLS tool and translates the VHDL specifications of data transmission circuits into a behavioral RT VHDL description. The behavioral routing table (RT) description can be further synthesized by an RT- and logic synthesis tool. The results of applying the FSM-G to ATM switch controller modules are shown at the end of this paper.\",\"PeriodicalId\":141392,\"journal\":{\"name\":\"ICECS 2001. 8th IEEE International Conference on Electronics, Circuits and Systems (Cat. No.01EX483)\",\"volume\":\"38 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2001-09-02\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"ICECS 2001. 8th IEEE International Conference on Electronics, Circuits and Systems (Cat. No.01EX483)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICECS.2001.957725\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"ICECS 2001. 8th IEEE International Conference on Electronics, Circuits and Systems (Cat. No.01EX483)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICECS.2001.957725","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

数据传输速率稳步上升,同时要求缩短设计周期,以实现更快、更复杂的包含数据传输和协议控制逻辑的VLSI芯片。缩短设计周期的一种方法是用硬件描述语言(如VHDL)描述系统的行为,然后执行高级综合。我们描述了一个FSM生成器(FSM- g),它避免了HLS工具的使用,并将数据传输电路的VHDL规范转换为行为RT VHDL描述。行为路由表(RT)描述可以通过RT和逻辑综合工具进一步综合。最后给出了FSM-G在ATM交换控制器模块中的应用结果。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Synthesis of data transmission circuits starting from behavioral HW descriptions
Data transmission rates are rising steadily, accompanied by the requirements to shorten the design cycle for faster and more complex VLSI chips containing data transmission and protocol control logic. One procedure to shorten the design cycle is to describe the behavior of a system in a HW description language like VHDL and perform high level synthesis thereafter. We describe a FSM generator (FSM-G) which avoids the usage of a HLS tool and translates the VHDL specifications of data transmission circuits into a behavioral RT VHDL description. The behavioral routing table (RT) description can be further synthesized by an RT- and logic synthesis tool. The results of applying the FSM-G to ATM switch controller modules are shown at the end of this paper.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信