{"title":"从行为硬件描述出发的数据传输电路综合","authors":"W. Lange, W. Rosenstiel","doi":"10.1109/ICECS.2001.957725","DOIUrl":null,"url":null,"abstract":"Data transmission rates are rising steadily, accompanied by the requirements to shorten the design cycle for faster and more complex VLSI chips containing data transmission and protocol control logic. One procedure to shorten the design cycle is to describe the behavior of a system in a HW description language like VHDL and perform high level synthesis thereafter. We describe a FSM generator (FSM-G) which avoids the usage of a HLS tool and translates the VHDL specifications of data transmission circuits into a behavioral RT VHDL description. The behavioral routing table (RT) description can be further synthesized by an RT- and logic synthesis tool. The results of applying the FSM-G to ATM switch controller modules are shown at the end of this paper.","PeriodicalId":141392,"journal":{"name":"ICECS 2001. 8th IEEE International Conference on Electronics, Circuits and Systems (Cat. No.01EX483)","volume":"38 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2001-09-02","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Synthesis of data transmission circuits starting from behavioral HW descriptions\",\"authors\":\"W. Lange, W. Rosenstiel\",\"doi\":\"10.1109/ICECS.2001.957725\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Data transmission rates are rising steadily, accompanied by the requirements to shorten the design cycle for faster and more complex VLSI chips containing data transmission and protocol control logic. One procedure to shorten the design cycle is to describe the behavior of a system in a HW description language like VHDL and perform high level synthesis thereafter. We describe a FSM generator (FSM-G) which avoids the usage of a HLS tool and translates the VHDL specifications of data transmission circuits into a behavioral RT VHDL description. The behavioral routing table (RT) description can be further synthesized by an RT- and logic synthesis tool. The results of applying the FSM-G to ATM switch controller modules are shown at the end of this paper.\",\"PeriodicalId\":141392,\"journal\":{\"name\":\"ICECS 2001. 8th IEEE International Conference on Electronics, Circuits and Systems (Cat. No.01EX483)\",\"volume\":\"38 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2001-09-02\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"ICECS 2001. 8th IEEE International Conference on Electronics, Circuits and Systems (Cat. No.01EX483)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICECS.2001.957725\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"ICECS 2001. 8th IEEE International Conference on Electronics, Circuits and Systems (Cat. No.01EX483)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICECS.2001.957725","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Synthesis of data transmission circuits starting from behavioral HW descriptions
Data transmission rates are rising steadily, accompanied by the requirements to shorten the design cycle for faster and more complex VLSI chips containing data transmission and protocol control logic. One procedure to shorten the design cycle is to describe the behavior of a system in a HW description language like VHDL and perform high level synthesis thereafter. We describe a FSM generator (FSM-G) which avoids the usage of a HLS tool and translates the VHDL specifications of data transmission circuits into a behavioral RT VHDL description. The behavioral routing table (RT) description can be further synthesized by an RT- and logic synthesis tool. The results of applying the FSM-G to ATM switch controller modules are shown at the end of this paper.