I. Voyiatzis, C. Efstathiou, D. Magos, C. Sgouropoulou
{"title":"基于旅行推销员问题公式的测试集嵌入到低功率序列","authors":"I. Voyiatzis, C. Efstathiou, D. Magos, C. Sgouropoulou","doi":"10.1109/DTIS.2012.6232965","DOIUrl":null,"url":null,"abstract":"Current trends in VLSI designs necessitate low power during both normal system operation and testing activity. Traditional Built-in Self Test (BIST) generators rise the power consumption during testing, necessitating the addition of low-power solutions to the arsenal of BIST pattern generators. In this paper, the utilization of gray codes is investigated as a low-power BIST solution; Experimental results indicate that the investigated generators can result into shorter lower-power BIST sequences, compared to previously proposed solutions.","PeriodicalId":114829,"journal":{"name":"7th International Conference on Design & Technology of Integrated Systems in Nanoscale Era","volume":"1 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-05-16","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Test set embedding into low-power sequences based on a traveling salesman problem formulation\",\"authors\":\"I. Voyiatzis, C. Efstathiou, D. Magos, C. Sgouropoulou\",\"doi\":\"10.1109/DTIS.2012.6232965\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Current trends in VLSI designs necessitate low power during both normal system operation and testing activity. Traditional Built-in Self Test (BIST) generators rise the power consumption during testing, necessitating the addition of low-power solutions to the arsenal of BIST pattern generators. In this paper, the utilization of gray codes is investigated as a low-power BIST solution; Experimental results indicate that the investigated generators can result into shorter lower-power BIST sequences, compared to previously proposed solutions.\",\"PeriodicalId\":114829,\"journal\":{\"name\":\"7th International Conference on Design & Technology of Integrated Systems in Nanoscale Era\",\"volume\":\"1 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-05-16\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"7th International Conference on Design & Technology of Integrated Systems in Nanoscale Era\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/DTIS.2012.6232965\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"7th International Conference on Design & Technology of Integrated Systems in Nanoscale Era","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DTIS.2012.6232965","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Test set embedding into low-power sequences based on a traveling salesman problem formulation
Current trends in VLSI designs necessitate low power during both normal system operation and testing activity. Traditional Built-in Self Test (BIST) generators rise the power consumption during testing, necessitating the addition of low-power solutions to the arsenal of BIST pattern generators. In this paper, the utilization of gray codes is investigated as a low-power BIST solution; Experimental results indicate that the investigated generators can result into shorter lower-power BIST sequences, compared to previously proposed solutions.