多层电路中封装的拓扑建议终端分配

H.J. Kazgraber
{"title":"多层电路中封装的拓扑建议终端分配","authors":"H.J. Kazgraber","doi":"10.1109/ISSE.2004.1490374","DOIUrl":null,"url":null,"abstract":"We found a situation where we can reduce costs by 50% due to adjusting terminal assignment. As the situation can be found in several technologies, we abstractly look at a \"chip\" on a \"board\". We generalize the \"pinout of the package\" to a system of eight rings of terminal assignment permutations (rotap). By means of the rotaps, it is shown that a randomly done terminal assignment can complicate both the outer layout of the board and the inner layout of the chip. We find topological disentangling having proper models to optimize the terminal assignment. By using cross-edge models, we can gain topological advice while minimizing transformations during modeling work. As a very little, but demonstrative, example, we work out an ASIC, concurrently designed with its dedicated PCB and having terminal assignment optimized. In addition we saved a layer of conductors on the PCB.","PeriodicalId":342004,"journal":{"name":"27th International Spring Seminar on Electronics Technology: Meeting the Challenges of Electronics Technology Progress, 2004.","volume":"2005 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-05-13","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Topologically advised terminal assignment of packages in multilayered circuitry\",\"authors\":\"H.J. Kazgraber\",\"doi\":\"10.1109/ISSE.2004.1490374\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"We found a situation where we can reduce costs by 50% due to adjusting terminal assignment. As the situation can be found in several technologies, we abstractly look at a \\\"chip\\\" on a \\\"board\\\". We generalize the \\\"pinout of the package\\\" to a system of eight rings of terminal assignment permutations (rotap). By means of the rotaps, it is shown that a randomly done terminal assignment can complicate both the outer layout of the board and the inner layout of the chip. We find topological disentangling having proper models to optimize the terminal assignment. By using cross-edge models, we can gain topological advice while minimizing transformations during modeling work. As a very little, but demonstrative, example, we work out an ASIC, concurrently designed with its dedicated PCB and having terminal assignment optimized. In addition we saved a layer of conductors on the PCB.\",\"PeriodicalId\":342004,\"journal\":{\"name\":\"27th International Spring Seminar on Electronics Technology: Meeting the Challenges of Electronics Technology Progress, 2004.\",\"volume\":\"2005 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2004-05-13\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"27th International Spring Seminar on Electronics Technology: Meeting the Challenges of Electronics Technology Progress, 2004.\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISSE.2004.1490374\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"27th International Spring Seminar on Electronics Technology: Meeting the Challenges of Electronics Technology Progress, 2004.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISSE.2004.1490374","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

我们发现了一种情况,通过调整终端分配,我们可以降低50%的成本。由于这种情况可以在几种技术中找到,我们抽象地看待“板”上的“芯片”。我们将“封装的引脚”推广到一个由8环终端赋值排列(rotap)组成的系统。结果表明,随机分配端子会使电路板的外部布局和芯片的内部布局复杂化。我们发现拓扑解缠有合适的模型来优化终端分配。通过使用交叉边缘模型,我们可以在建模工作期间最小化转换的同时获得拓扑建议。作为一个很小但具有示范性的例子,我们设计了一个ASIC,同时设计了专用PCB并优化了终端分配。另外,我们在PCB上节省了一层导体。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Topologically advised terminal assignment of packages in multilayered circuitry
We found a situation where we can reduce costs by 50% due to adjusting terminal assignment. As the situation can be found in several technologies, we abstractly look at a "chip" on a "board". We generalize the "pinout of the package" to a system of eight rings of terminal assignment permutations (rotap). By means of the rotaps, it is shown that a randomly done terminal assignment can complicate both the outer layout of the board and the inner layout of the chip. We find topological disentangling having proper models to optimize the terminal assignment. By using cross-edge models, we can gain topological advice while minimizing transformations during modeling work. As a very little, but demonstrative, example, we work out an ASIC, concurrently designed with its dedicated PCB and having terminal assignment optimized. In addition we saved a layer of conductors on the PCB.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信