存储器ip的片上高分辨率时序表征电路

A. Agarwal, S. Hsu, M. Anders, G. Pandya, R. Krishnamurthy, J. Tschanz, V. De
{"title":"存储器ip的片上高分辨率时序表征电路","authors":"A. Agarwal, S. Hsu, M. Anders, G. Pandya, R. Krishnamurthy, J. Tschanz, V. De","doi":"10.1109/ESSCIRC55480.2022.9911374","DOIUrl":null,"url":null,"abstract":"A fully configurable and synthesizable timing characterization test-bench for memory IPs enables high resolution clk2q, setup, hold and cycle-time delay measurements. The timing test-bench features distributed regional capture FFs, mesh based low-skew clock and setup difference measurement across regional capture FFs to minimize error, multiple data/input delay generators to handle timing permutations across memory inputs, automated relative placement/pre-routing for matched layout and XORed clock delay generators to create multiple edges for measuring read after write delay/cycle time.","PeriodicalId":168466,"journal":{"name":"ESSCIRC 2022- IEEE 48th European Solid State Circuits Conference (ESSCIRC)","volume":"45 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2022-09-19","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"On-Chip High-Resolution Timing Characterization Circuits for Memory IPs\",\"authors\":\"A. Agarwal, S. Hsu, M. Anders, G. Pandya, R. Krishnamurthy, J. Tschanz, V. De\",\"doi\":\"10.1109/ESSCIRC55480.2022.9911374\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A fully configurable and synthesizable timing characterization test-bench for memory IPs enables high resolution clk2q, setup, hold and cycle-time delay measurements. The timing test-bench features distributed regional capture FFs, mesh based low-skew clock and setup difference measurement across regional capture FFs to minimize error, multiple data/input delay generators to handle timing permutations across memory inputs, automated relative placement/pre-routing for matched layout and XORed clock delay generators to create multiple edges for measuring read after write delay/cycle time.\",\"PeriodicalId\":168466,\"journal\":{\"name\":\"ESSCIRC 2022- IEEE 48th European Solid State Circuits Conference (ESSCIRC)\",\"volume\":\"45 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2022-09-19\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"ESSCIRC 2022- IEEE 48th European Solid State Circuits Conference (ESSCIRC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ESSCIRC55480.2022.9911374\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"ESSCIRC 2022- IEEE 48th European Solid State Circuits Conference (ESSCIRC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ESSCIRC55480.2022.9911374","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

一个完全可配置和可合成的内存ip时序表征测试台,可实现高分辨率的clk2q,设置,保持和周期时间延迟测量。时序测试平台具有分布式区域捕获FFs,基于网格的低倾斜时钟和跨区域捕获FFs的设置差异测量,以最大限度地减少误差,多个数据/输入延迟生成器处理内存输入的时序排列,匹配布局的自动相对放置/预路由和xor时钟延迟生成器,以创建多个边缘用于测量读写延迟/周期时间。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
On-Chip High-Resolution Timing Characterization Circuits for Memory IPs
A fully configurable and synthesizable timing characterization test-bench for memory IPs enables high resolution clk2q, setup, hold and cycle-time delay measurements. The timing test-bench features distributed regional capture FFs, mesh based low-skew clock and setup difference measurement across regional capture FFs to minimize error, multiple data/input delay generators to handle timing permutations across memory inputs, automated relative placement/pre-routing for matched layout and XORed clock delay generators to create multiple edges for measuring read after write delay/cycle time.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信