Z. Shen, D. Okada, F. Lin, A. Tintikakis, S. Anderson
{"title":"突破大面积横向功率器件的标度障碍:超低栅极电荷的1m/spl ω /倒装功率MOSFET","authors":"Z. Shen, D. Okada, F. Lin, A. Tintikakis, S. Anderson","doi":"10.1109/WCT.2004.240220","DOIUrl":null,"url":null,"abstract":"The conduction performance of low-voltage lateral power semiconductor devices deteriorates considerably with increasing device size due to the parasitic resistance of metal interconnects, commonly known as the \"scaling limitation\". In this paper, we introduce an innovative concept to overcome the problem by integrating a unique metal interconnect scheme with chip-scale packaging. We have designed and fabricated a sub-10 V class power MOSFET with a record-low R/sub DSON/ of 1 m/spl Omega/ at a gate voltage of 6 V, or 1.25 m/spl Omega/ at a gate voltage of 4.5 V, approximately 50% of the lowest R/sub DSON/ previously reported. The new device has a total gate charge Q/sub g/ of 22 nC at 4.5 V and a performance figure of merit of less than 30 m/spl Omega/-nC. This represents a 3/spl times/ improvement over the state of the art trench MOSFETs. The new MOSEFT technology can be used to enable next-generation, multi-MHz, high-density DC/DC converters for future CPU cores and many other high-performance power management applications.","PeriodicalId":303825,"journal":{"name":"2004 Proceedings of the 16th International Symposium on Power Semiconductor Devices and ICs","volume":"70 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-05-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":"{\"title\":\"Breaking the scaling barrier of large area lateral power devices: an 1m/spl Omega/ flip-chip power MOSFET with ultra low gate charge\",\"authors\":\"Z. Shen, D. Okada, F. Lin, A. Tintikakis, S. Anderson\",\"doi\":\"10.1109/WCT.2004.240220\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The conduction performance of low-voltage lateral power semiconductor devices deteriorates considerably with increasing device size due to the parasitic resistance of metal interconnects, commonly known as the \\\"scaling limitation\\\". In this paper, we introduce an innovative concept to overcome the problem by integrating a unique metal interconnect scheme with chip-scale packaging. We have designed and fabricated a sub-10 V class power MOSFET with a record-low R/sub DSON/ of 1 m/spl Omega/ at a gate voltage of 6 V, or 1.25 m/spl Omega/ at a gate voltage of 4.5 V, approximately 50% of the lowest R/sub DSON/ previously reported. The new device has a total gate charge Q/sub g/ of 22 nC at 4.5 V and a performance figure of merit of less than 30 m/spl Omega/-nC. This represents a 3/spl times/ improvement over the state of the art trench MOSFETs. The new MOSEFT technology can be used to enable next-generation, multi-MHz, high-density DC/DC converters for future CPU cores and many other high-performance power management applications.\",\"PeriodicalId\":303825,\"journal\":{\"name\":\"2004 Proceedings of the 16th International Symposium on Power Semiconductor Devices and ICs\",\"volume\":\"70 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2004-05-24\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"7\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2004 Proceedings of the 16th International Symposium on Power Semiconductor Devices and ICs\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/WCT.2004.240220\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2004 Proceedings of the 16th International Symposium on Power Semiconductor Devices and ICs","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/WCT.2004.240220","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Breaking the scaling barrier of large area lateral power devices: an 1m/spl Omega/ flip-chip power MOSFET with ultra low gate charge
The conduction performance of low-voltage lateral power semiconductor devices deteriorates considerably with increasing device size due to the parasitic resistance of metal interconnects, commonly known as the "scaling limitation". In this paper, we introduce an innovative concept to overcome the problem by integrating a unique metal interconnect scheme with chip-scale packaging. We have designed and fabricated a sub-10 V class power MOSFET with a record-low R/sub DSON/ of 1 m/spl Omega/ at a gate voltage of 6 V, or 1.25 m/spl Omega/ at a gate voltage of 4.5 V, approximately 50% of the lowest R/sub DSON/ previously reported. The new device has a total gate charge Q/sub g/ of 22 nC at 4.5 V and a performance figure of merit of less than 30 m/spl Omega/-nC. This represents a 3/spl times/ improvement over the state of the art trench MOSFETs. The new MOSEFT technology can be used to enable next-generation, multi-MHz, high-density DC/DC converters for future CPU cores and many other high-performance power management applications.