基于0.5V应用的数字ldo开关电容器

Thiago Alves Mendes do Amaral, H. Hernández, W. Noije
{"title":"基于0.5V应用的数字ldo开关电容器","authors":"Thiago Alves Mendes do Amaral, H. Hernández, W. Noije","doi":"10.1109/ICM50269.2020.9331773","DOIUrl":null,"url":null,"abstract":"This work presents the design of a 0.5V digital low dropout voltage regulator (DLDO) in 180nm CMOS technology for Dynamic Voltage Scaling applications. Dynamic and leakage power consumption in VLSI systems are effectively reduced by ultra-low voltage operation, being that the maximum energy efficiency is achieved at supply voltage below 0.5V. Feedback-controlled analog LDO based on an operational amplifier can fail if it operates at sub/near-threshold voltage. Digital LDOs have potential to replace the analog circuits in the feedback loop for a digital equivalent, which enables ultra-low voltage operation. An efficiency peak of 98%, an steady-state error lower than 7mVp was achieved by post-layout simulations for a load current range from 100μA to 1.25mA.","PeriodicalId":243968,"journal":{"name":"2020 32nd International Conference on Microelectronics (ICM)","volume":"25 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2020-12-14","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Digital-LDO Switched Capacitors based for 0.5V applications\",\"authors\":\"Thiago Alves Mendes do Amaral, H. Hernández, W. Noije\",\"doi\":\"10.1109/ICM50269.2020.9331773\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This work presents the design of a 0.5V digital low dropout voltage regulator (DLDO) in 180nm CMOS technology for Dynamic Voltage Scaling applications. Dynamic and leakage power consumption in VLSI systems are effectively reduced by ultra-low voltage operation, being that the maximum energy efficiency is achieved at supply voltage below 0.5V. Feedback-controlled analog LDO based on an operational amplifier can fail if it operates at sub/near-threshold voltage. Digital LDOs have potential to replace the analog circuits in the feedback loop for a digital equivalent, which enables ultra-low voltage operation. An efficiency peak of 98%, an steady-state error lower than 7mVp was achieved by post-layout simulations for a load current range from 100μA to 1.25mA.\",\"PeriodicalId\":243968,\"journal\":{\"name\":\"2020 32nd International Conference on Microelectronics (ICM)\",\"volume\":\"25 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2020-12-14\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2020 32nd International Conference on Microelectronics (ICM)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICM50269.2020.9331773\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2020 32nd International Conference on Microelectronics (ICM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICM50269.2020.9331773","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

本文提出了一种基于180nm CMOS技术的0.5V数字低降稳压器(DLDO)的动态电压缩放应用设计。超低电压运行可以有效降低VLSI系统的动态功耗和泄漏功耗,因为在0.5V以下的电源电压下可以实现最大的能源效率。基于运算放大器的反馈控制模拟LDO如果工作在亚/近阈值电压下可能会失效。数字ldo有潜力取代反馈回路中的模拟电路,从而实现超低电压工作。在负载电流为100μA ~ 1.25mA范围内进行布局后仿真,效率峰值可达98%,稳态误差小于7mVp。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Digital-LDO Switched Capacitors based for 0.5V applications
This work presents the design of a 0.5V digital low dropout voltage regulator (DLDO) in 180nm CMOS technology for Dynamic Voltage Scaling applications. Dynamic and leakage power consumption in VLSI systems are effectively reduced by ultra-low voltage operation, being that the maximum energy efficiency is achieved at supply voltage below 0.5V. Feedback-controlled analog LDO based on an operational amplifier can fail if it operates at sub/near-threshold voltage. Digital LDOs have potential to replace the analog circuits in the feedback loop for a digital equivalent, which enables ultra-low voltage operation. An efficiency peak of 98%, an steady-state error lower than 7mVp was achieved by post-layout simulations for a load current range from 100μA to 1.25mA.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信