超宽带防静电CMOS 3-5 GHz宽带LNA+PGA设计

R. Salerno, M. Tiebout, Herrmann Paule, M. Streibl, C. Sandner, K. Kropf
{"title":"超宽带防静电CMOS 3-5 GHz宽带LNA+PGA设计","authors":"R. Salerno, M. Tiebout, Herrmann Paule, M. Streibl, C. Sandner, K. Kropf","doi":"10.1109/ESSCIR.2005.1541599","DOIUrl":null,"url":null,"abstract":"This work presents the design of a low noise amplifier (LNA) and programmable gain amplifier (PGA) set targeted for a fully integrated 3-5 GHz UWB transceiver in standard 0.13 /spl mu/m CMOS. The circuit designs were optimized for best performance in terms of noise figure, linearity, gain, gain flatness, power consumption and ESD-hardness. For minimal crosstalk risk, differential designs with small areas were preferred. Measured LNA+PGA testchip shows a gain of 25.8 dB, with a gain flatness of 1 dB from 3-5 GHz, a NF of 3.6 dB at 3 GHz, an input compression point of -22.7dBm and an HBM ESD hardness of 1.5 kV at a total power consumption of 45 mW.","PeriodicalId":239980,"journal":{"name":"Proceedings of the 31st European Solid-State Circuits Conference, 2005. ESSCIRC 2005.","volume":"8 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-12-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"17","resultStr":"{\"title\":\"ESD-protected CMOS 3-5 GHz wideband LNA+PGA design for UWB\",\"authors\":\"R. Salerno, M. Tiebout, Herrmann Paule, M. Streibl, C. Sandner, K. Kropf\",\"doi\":\"10.1109/ESSCIR.2005.1541599\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This work presents the design of a low noise amplifier (LNA) and programmable gain amplifier (PGA) set targeted for a fully integrated 3-5 GHz UWB transceiver in standard 0.13 /spl mu/m CMOS. The circuit designs were optimized for best performance in terms of noise figure, linearity, gain, gain flatness, power consumption and ESD-hardness. For minimal crosstalk risk, differential designs with small areas were preferred. Measured LNA+PGA testchip shows a gain of 25.8 dB, with a gain flatness of 1 dB from 3-5 GHz, a NF of 3.6 dB at 3 GHz, an input compression point of -22.7dBm and an HBM ESD hardness of 1.5 kV at a total power consumption of 45 mW.\",\"PeriodicalId\":239980,\"journal\":{\"name\":\"Proceedings of the 31st European Solid-State Circuits Conference, 2005. ESSCIRC 2005.\",\"volume\":\"8 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2005-12-05\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"17\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the 31st European Solid-State Circuits Conference, 2005. ESSCIRC 2005.\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ESSCIR.2005.1541599\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 31st European Solid-State Circuits Conference, 2005. ESSCIRC 2005.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ESSCIR.2005.1541599","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 17

摘要

本工作提出了一种低噪声放大器(LNA)和可编程增益放大器(PGA)的设计,目标是在标准0.13 /spl mu/m CMOS中实现完全集成的3-5 GHz超宽带收发器。从噪声系数、线性度、增益、增益平坦度、功耗和防静电硬度等方面对电路设计进行了优化。为了最小化串扰风险,小面积的差分设计是首选。LNA+PGA测试芯片的增益为25.8 dB, 3-5 GHz增益平坦度为1 dB, 3 GHz增益平坦度为3.6 dB,输入压缩点为-22.7dBm, HBM ESD硬度为1.5 kV,总功耗为45 mW。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
ESD-protected CMOS 3-5 GHz wideband LNA+PGA design for UWB
This work presents the design of a low noise amplifier (LNA) and programmable gain amplifier (PGA) set targeted for a fully integrated 3-5 GHz UWB transceiver in standard 0.13 /spl mu/m CMOS. The circuit designs were optimized for best performance in terms of noise figure, linearity, gain, gain flatness, power consumption and ESD-hardness. For minimal crosstalk risk, differential designs with small areas were preferred. Measured LNA+PGA testchip shows a gain of 25.8 dB, with a gain flatness of 1 dB from 3-5 GHz, a NF of 3.6 dB at 3 GHz, an input compression point of -22.7dBm and an HBM ESD hardness of 1.5 kV at a total power consumption of 45 mW.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信