{"title":"扫描电容显微镜在SOI晶圆片模级失效分析中的应用","authors":"S. Hong, Z. X. Hua, Chng Kheaw Chung, A. Chin","doi":"10.1109/IPFA.2014.6898163","DOIUrl":null,"url":null,"abstract":"With the presence of Buried Oxide (BOX) layer in Silicon On Insulator (SOI) wafer, local defect isolation by using Conductive Atomic Force Microscopy (C-AFM) in die-level failure analysis is not feasible as electric current is unable to pass through the BOX layer. To overcome this limitation, Scanning Capacitance Microscopy (SCM) is used to perform local defect isolation in die-level failure analysis. Investigation was performed to evaluate the type of SCM probes which gave high signal sensitivity. Case study on sample with leakage through the SOI substrate is demonstrated and presented in this paper.","PeriodicalId":409316,"journal":{"name":"Proceedings of the 21th International Symposium on the Physical and Failure Analysis of Integrated Circuits (IPFA)","volume":"18 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-09-18","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Application of scanning capacitance microscopy on SOI wafer in die-level failure analysis\",\"authors\":\"S. Hong, Z. X. Hua, Chng Kheaw Chung, A. Chin\",\"doi\":\"10.1109/IPFA.2014.6898163\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"With the presence of Buried Oxide (BOX) layer in Silicon On Insulator (SOI) wafer, local defect isolation by using Conductive Atomic Force Microscopy (C-AFM) in die-level failure analysis is not feasible as electric current is unable to pass through the BOX layer. To overcome this limitation, Scanning Capacitance Microscopy (SCM) is used to perform local defect isolation in die-level failure analysis. Investigation was performed to evaluate the type of SCM probes which gave high signal sensitivity. Case study on sample with leakage through the SOI substrate is demonstrated and presented in this paper.\",\"PeriodicalId\":409316,\"journal\":{\"name\":\"Proceedings of the 21th International Symposium on the Physical and Failure Analysis of Integrated Circuits (IPFA)\",\"volume\":\"18 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-09-18\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the 21th International Symposium on the Physical and Failure Analysis of Integrated Circuits (IPFA)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IPFA.2014.6898163\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 21th International Symposium on the Physical and Failure Analysis of Integrated Circuits (IPFA)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IPFA.2014.6898163","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Application of scanning capacitance microscopy on SOI wafer in die-level failure analysis
With the presence of Buried Oxide (BOX) layer in Silicon On Insulator (SOI) wafer, local defect isolation by using Conductive Atomic Force Microscopy (C-AFM) in die-level failure analysis is not feasible as electric current is unable to pass through the BOX layer. To overcome this limitation, Scanning Capacitance Microscopy (SCM) is used to perform local defect isolation in die-level failure analysis. Investigation was performed to evaluate the type of SCM probes which gave high signal sensitivity. Case study on sample with leakage through the SOI substrate is demonstrated and presented in this paper.