{"title":"用FPGA实现数字有限脉冲响应滤波器","authors":"A. Razak, M.I. Abu Zaharin, N. Haron","doi":"10.1109/APACE.2007.4603854","DOIUrl":null,"url":null,"abstract":"This paper describes the design of Transposed Form FIR filter implemented in the Spartan-II and Virtex-E family of FPGAs. The design is an 8-tap filter based on 16-bit input samples and 14-bit signed coefficients. The basic building blocks of the filter are KCMs, Adders, Registers, and a delay-locked loop. All the 14-bit coefficient factors are stored with an 18-bit word size in the ROM. The program is written in VHDL source code based on application Xilinx notes [1] that describe the design of an FIR filter. The software tools have been used are Xilinx ISE Webpack 8.1, ModelSim 6.1e and Matlab 7.0.","PeriodicalId":356424,"journal":{"name":"2007 Asia-Pacific Conference on Applied Electromagnetics","volume":"133 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"13","resultStr":"{\"title\":\"Implementing digital finite impulse response filter using FPGA\",\"authors\":\"A. Razak, M.I. Abu Zaharin, N. Haron\",\"doi\":\"10.1109/APACE.2007.4603854\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper describes the design of Transposed Form FIR filter implemented in the Spartan-II and Virtex-E family of FPGAs. The design is an 8-tap filter based on 16-bit input samples and 14-bit signed coefficients. The basic building blocks of the filter are KCMs, Adders, Registers, and a delay-locked loop. All the 14-bit coefficient factors are stored with an 18-bit word size in the ROM. The program is written in VHDL source code based on application Xilinx notes [1] that describe the design of an FIR filter. The software tools have been used are Xilinx ISE Webpack 8.1, ModelSim 6.1e and Matlab 7.0.\",\"PeriodicalId\":356424,\"journal\":{\"name\":\"2007 Asia-Pacific Conference on Applied Electromagnetics\",\"volume\":\"133 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2007-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"13\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2007 Asia-Pacific Conference on Applied Electromagnetics\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/APACE.2007.4603854\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 Asia-Pacific Conference on Applied Electromagnetics","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/APACE.2007.4603854","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 13
摘要
本文介绍了在Spartan-II和Virtex-E系列fpga上实现的转置形式FIR滤波器的设计。该设计是一个基于16位输入采样和14位带符号系数的8抽头滤波器。该滤波器的基本构建模块是kcm、加法器、寄存器和一个延迟锁定环路。所有的14位系数因子都以18位的字长存储在ROM中。该程序是基于描述FIR滤波器设计的应用Xilinx notes[1]用VHDL源代码编写的。使用的软件工具为Xilinx ISE Webpack 8.1、ModelSim 6.1e和Matlab 7.0。
Implementing digital finite impulse response filter using FPGA
This paper describes the design of Transposed Form FIR filter implemented in the Spartan-II and Virtex-E family of FPGAs. The design is an 8-tap filter based on 16-bit input samples and 14-bit signed coefficients. The basic building blocks of the filter are KCMs, Adders, Registers, and a delay-locked loop. All the 14-bit coefficient factors are stored with an 18-bit word size in the ROM. The program is written in VHDL source code based on application Xilinx notes [1] that describe the design of an FIR filter. The software tools have been used are Xilinx ISE Webpack 8.1, ModelSim 6.1e and Matlab 7.0.