采用90nm技术的高速乘法器高速压缩机性能评价

N. Ravi, T. Jayachandra Prasad, M. Umamahesh, T. Subba Rao
{"title":"采用90nm技术的高速乘法器高速压缩机性能评价","authors":"N. Ravi, T. Jayachandra Prasad, M. Umamahesh, T. Subba Rao","doi":"10.1109/RSTSCC.2010.5712845","DOIUrl":null,"url":null,"abstract":"This paper describes high speed compressors for high speed parallel addition multipliers like Booth Multiplier, Wallace Tree Multiplier in Digital Signal Processing (DSP). We proposed 4-3, 5-3, 6-3 and 7-3 compressors for high speed multiplication. The compressors reduce vertical critical path more rapidly than conventional compressors. A 5-3 conventional compressor can take four steps to reduce bits from 5 to 3, in the case of proposed it takes only 3 steps. All the compressors are designed with half adder and full Adders. These compressors are simulated with T-Spice at a temperature of 25°C with fixed frequency of 10MHz at 2.0V and 1.0Vwith 90nm MOSIS technology. The Power Delay Product (PDP) of these compressors calculated to analyze the delay and energy consumption.","PeriodicalId":254761,"journal":{"name":"Recent Advances in Space Technology Services and Climate Change 2010 (RSTS & CC-2010)","volume":"66 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Performance evaluation of high speed compressors for high speed multipliers using 90nm technology\",\"authors\":\"N. Ravi, T. Jayachandra Prasad, M. Umamahesh, T. Subba Rao\",\"doi\":\"10.1109/RSTSCC.2010.5712845\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper describes high speed compressors for high speed parallel addition multipliers like Booth Multiplier, Wallace Tree Multiplier in Digital Signal Processing (DSP). We proposed 4-3, 5-3, 6-3 and 7-3 compressors for high speed multiplication. The compressors reduce vertical critical path more rapidly than conventional compressors. A 5-3 conventional compressor can take four steps to reduce bits from 5 to 3, in the case of proposed it takes only 3 steps. All the compressors are designed with half adder and full Adders. These compressors are simulated with T-Spice at a temperature of 25°C with fixed frequency of 10MHz at 2.0V and 1.0Vwith 90nm MOSIS technology. The Power Delay Product (PDP) of these compressors calculated to analyze the delay and energy consumption.\",\"PeriodicalId\":254761,\"journal\":{\"name\":\"Recent Advances in Space Technology Services and Climate Change 2010 (RSTS & CC-2010)\",\"volume\":\"66 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2010-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Recent Advances in Space Technology Services and Climate Change 2010 (RSTS & CC-2010)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/RSTSCC.2010.5712845\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Recent Advances in Space Technology Services and Climate Change 2010 (RSTS & CC-2010)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RSTSCC.2010.5712845","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

摘要

本文介绍了数字信号处理(DSP)中Booth乘法器、Wallace Tree乘法器等高速并行加法乘法器的高速压缩器。我们提出了4- 3,5 - 3,6 -3和7-3的高速乘法压缩器。与传统压缩机相比,该压缩机能更快地降低垂直关键路径。一个5-3的传统压缩机可以通过4个步骤将比特从5位减少到3位,而在我们提出的情况下,只需要3个步骤。所有压缩机均采用半加法器和全加法器设计。使用T-Spice软件在温度为25°C、固定频率为10MHz、2.0V和1.0 v下,采用90nm MOSIS技术对这些压缩机进行仿真。通过计算压缩机的功率延迟积(PDP)来分析压缩机的延迟和能耗。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Performance evaluation of high speed compressors for high speed multipliers using 90nm technology
This paper describes high speed compressors for high speed parallel addition multipliers like Booth Multiplier, Wallace Tree Multiplier in Digital Signal Processing (DSP). We proposed 4-3, 5-3, 6-3 and 7-3 compressors for high speed multiplication. The compressors reduce vertical critical path more rapidly than conventional compressors. A 5-3 conventional compressor can take four steps to reduce bits from 5 to 3, in the case of proposed it takes only 3 steps. All the compressors are designed with half adder and full Adders. These compressors are simulated with T-Spice at a temperature of 25°C with fixed frequency of 10MHz at 2.0V and 1.0Vwith 90nm MOSIS technology. The Power Delay Product (PDP) of these compressors calculated to analyze the delay and energy consumption.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信