Minchul Shin, Myunghoi Kim, Kyoungchoul Koo, Sunkyu Kong, Joungho Kim
{"title":"用于高速串行链路眼图监测的片上信号完整性分析仪(OSIA)方案的设计与实验验证","authors":"Minchul Shin, Myunghoi Kim, Kyoungchoul Koo, Sunkyu Kong, Joungho Kim","doi":"10.1109/ISEMC.2011.6038295","DOIUrl":null,"url":null,"abstract":"Recently, bandwidth of data channel has increased with the development of high-performance electronic system. The method used to characterize the channel is important for successful channel design. However, conventional methods have several disadvantages to characterize the whole high-speed serial link including on-chip and package channel. In this paper, we design and experimental verification of on-chip signal integrity analyzer (OSIA) scheme for high-speed data transmission. The designed OSIA circuit can be an effective method to determine the eye diagram of an inside package channel and on-chip I/O channel because it is located at the front of a receiver circuit. The test chip for the OSIA is fabricated by a standard 0.18-μm CMOS process. The performance of the proposed OSIA is verified be measuring the eye diagram of a chip-package-board hierarchical channel with 10 ps and with 10-mV resolution. It is successfully demonstrated to monitor the eye diagram distortion affected by variation of data rate and channel loss.","PeriodicalId":440959,"journal":{"name":"2011 IEEE International Symposium on Electromagnetic Compatibility","volume":"15 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-10-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Design and experimental verification of on-chip signal integrity analyzer (OSIA) scheme for eye diagram monitoring of a high-speed serial link\",\"authors\":\"Minchul Shin, Myunghoi Kim, Kyoungchoul Koo, Sunkyu Kong, Joungho Kim\",\"doi\":\"10.1109/ISEMC.2011.6038295\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Recently, bandwidth of data channel has increased with the development of high-performance electronic system. The method used to characterize the channel is important for successful channel design. However, conventional methods have several disadvantages to characterize the whole high-speed serial link including on-chip and package channel. In this paper, we design and experimental verification of on-chip signal integrity analyzer (OSIA) scheme for high-speed data transmission. The designed OSIA circuit can be an effective method to determine the eye diagram of an inside package channel and on-chip I/O channel because it is located at the front of a receiver circuit. The test chip for the OSIA is fabricated by a standard 0.18-μm CMOS process. The performance of the proposed OSIA is verified be measuring the eye diagram of a chip-package-board hierarchical channel with 10 ps and with 10-mV resolution. It is successfully demonstrated to monitor the eye diagram distortion affected by variation of data rate and channel loss.\",\"PeriodicalId\":440959,\"journal\":{\"name\":\"2011 IEEE International Symposium on Electromagnetic Compatibility\",\"volume\":\"15 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2011-10-10\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2011 IEEE International Symposium on Electromagnetic Compatibility\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISEMC.2011.6038295\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 IEEE International Symposium on Electromagnetic Compatibility","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISEMC.2011.6038295","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Design and experimental verification of on-chip signal integrity analyzer (OSIA) scheme for eye diagram monitoring of a high-speed serial link
Recently, bandwidth of data channel has increased with the development of high-performance electronic system. The method used to characterize the channel is important for successful channel design. However, conventional methods have several disadvantages to characterize the whole high-speed serial link including on-chip and package channel. In this paper, we design and experimental verification of on-chip signal integrity analyzer (OSIA) scheme for high-speed data transmission. The designed OSIA circuit can be an effective method to determine the eye diagram of an inside package channel and on-chip I/O channel because it is located at the front of a receiver circuit. The test chip for the OSIA is fabricated by a standard 0.18-μm CMOS process. The performance of the proposed OSIA is verified be measuring the eye diagram of a chip-package-board hierarchical channel with 10 ps and with 10-mV resolution. It is successfully demonstrated to monitor the eye diagram distortion affected by variation of data rate and channel loss.