用于高速串行链路眼图监测的片上信号完整性分析仪(OSIA)方案的设计与实验验证

Minchul Shin, Myunghoi Kim, Kyoungchoul Koo, Sunkyu Kong, Joungho Kim
{"title":"用于高速串行链路眼图监测的片上信号完整性分析仪(OSIA)方案的设计与实验验证","authors":"Minchul Shin, Myunghoi Kim, Kyoungchoul Koo, Sunkyu Kong, Joungho Kim","doi":"10.1109/ISEMC.2011.6038295","DOIUrl":null,"url":null,"abstract":"Recently, bandwidth of data channel has increased with the development of high-performance electronic system. The method used to characterize the channel is important for successful channel design. However, conventional methods have several disadvantages to characterize the whole high-speed serial link including on-chip and package channel. In this paper, we design and experimental verification of on-chip signal integrity analyzer (OSIA) scheme for high-speed data transmission. The designed OSIA circuit can be an effective method to determine the eye diagram of an inside package channel and on-chip I/O channel because it is located at the front of a receiver circuit. The test chip for the OSIA is fabricated by a standard 0.18-μm CMOS process. The performance of the proposed OSIA is verified be measuring the eye diagram of a chip-package-board hierarchical channel with 10 ps and with 10-mV resolution. It is successfully demonstrated to monitor the eye diagram distortion affected by variation of data rate and channel loss.","PeriodicalId":440959,"journal":{"name":"2011 IEEE International Symposium on Electromagnetic Compatibility","volume":"15 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-10-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Design and experimental verification of on-chip signal integrity analyzer (OSIA) scheme for eye diagram monitoring of a high-speed serial link\",\"authors\":\"Minchul Shin, Myunghoi Kim, Kyoungchoul Koo, Sunkyu Kong, Joungho Kim\",\"doi\":\"10.1109/ISEMC.2011.6038295\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Recently, bandwidth of data channel has increased with the development of high-performance electronic system. The method used to characterize the channel is important for successful channel design. However, conventional methods have several disadvantages to characterize the whole high-speed serial link including on-chip and package channel. In this paper, we design and experimental verification of on-chip signal integrity analyzer (OSIA) scheme for high-speed data transmission. The designed OSIA circuit can be an effective method to determine the eye diagram of an inside package channel and on-chip I/O channel because it is located at the front of a receiver circuit. The test chip for the OSIA is fabricated by a standard 0.18-μm CMOS process. The performance of the proposed OSIA is verified be measuring the eye diagram of a chip-package-board hierarchical channel with 10 ps and with 10-mV resolution. It is successfully demonstrated to monitor the eye diagram distortion affected by variation of data rate and channel loss.\",\"PeriodicalId\":440959,\"journal\":{\"name\":\"2011 IEEE International Symposium on Electromagnetic Compatibility\",\"volume\":\"15 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2011-10-10\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2011 IEEE International Symposium on Electromagnetic Compatibility\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISEMC.2011.6038295\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 IEEE International Symposium on Electromagnetic Compatibility","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISEMC.2011.6038295","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

摘要

近年来,随着高性能电子系统的发展,数据信道的带宽不断提高。用于表征通道的方法对于成功的通道设计非常重要。然而,传统的方法在描述包括片上和封装通道在内的整个高速串行链路时存在一些缺点。本文设计并实验验证了用于高速数据传输的片上信号完整性分析仪(OSIA)方案。所设计的OSIA电路位于接收电路的前端,是确定封装内部通道和片上I/O通道眼图的有效方法。OSIA测试芯片采用标准的0.18 μm CMOS工艺制作。通过测量10ps和10mv分辨率的芯片-封装板分层通道的眼图,验证了所提出的OSIA的性能。实验成功地证明了该方法可以监测受数据速率变化和信道损耗影响的眼图畸变。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Design and experimental verification of on-chip signal integrity analyzer (OSIA) scheme for eye diagram monitoring of a high-speed serial link
Recently, bandwidth of data channel has increased with the development of high-performance electronic system. The method used to characterize the channel is important for successful channel design. However, conventional methods have several disadvantages to characterize the whole high-speed serial link including on-chip and package channel. In this paper, we design and experimental verification of on-chip signal integrity analyzer (OSIA) scheme for high-speed data transmission. The designed OSIA circuit can be an effective method to determine the eye diagram of an inside package channel and on-chip I/O channel because it is located at the front of a receiver circuit. The test chip for the OSIA is fabricated by a standard 0.18-μm CMOS process. The performance of the proposed OSIA is verified be measuring the eye diagram of a chip-package-board hierarchical channel with 10 ps and with 10-mV resolution. It is successfully demonstrated to monitor the eye diagram distortion affected by variation of data rate and channel loss.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信