{"title":"减轻在千兆以上测量中dut接口板和测试系统寄生的影响","authors":"T. P. Warwick","doi":"10.1109/TEST.2003.1270880","DOIUrl":null,"url":null,"abstract":"This paper discusses the issues associated causing jitter in the measurement path can be well with removing the effects of the measurement path characterized and simulated, simple methods of in very high speed measurements. Of critical compensating for measurement path error cannot be concern is deterministic jitter caused by the applied. This paper explores this issue and suggests interaction between the measurement path and the two complementary solutions for addressing such device under test. While individual components jitter.","PeriodicalId":236182,"journal":{"name":"International Test Conference, 2003. Proceedings. ITC 2003.","volume":"14 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2003-09-30","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Mitigating the effects of the dut interface board and test system parasitics in gigabit-plus measurements\",\"authors\":\"T. P. Warwick\",\"doi\":\"10.1109/TEST.2003.1270880\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper discusses the issues associated causing jitter in the measurement path can be well with removing the effects of the measurement path characterized and simulated, simple methods of in very high speed measurements. Of critical compensating for measurement path error cannot be concern is deterministic jitter caused by the applied. This paper explores this issue and suggests interaction between the measurement path and the two complementary solutions for addressing such device under test. While individual components jitter.\",\"PeriodicalId\":236182,\"journal\":{\"name\":\"International Test Conference, 2003. Proceedings. ITC 2003.\",\"volume\":\"14 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2003-09-30\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"International Test Conference, 2003. Proceedings. ITC 2003.\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/TEST.2003.1270880\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Test Conference, 2003. Proceedings. ITC 2003.","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/TEST.2003.1270880","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Mitigating the effects of the dut interface board and test system parasitics in gigabit-plus measurements
This paper discusses the issues associated causing jitter in the measurement path can be well with removing the effects of the measurement path characterized and simulated, simple methods of in very high speed measurements. Of critical compensating for measurement path error cannot be concern is deterministic jitter caused by the applied. This paper explores this issue and suggests interaction between the measurement path and the two complementary solutions for addressing such device under test. While individual components jitter.