{"title":"一种非平衡无变压器矢量和移相器结构","authors":"E. V. Balashov, I. Rumyancev","doi":"10.1109/EICONRUSNW.2016.7448229","DOIUrl":null,"url":null,"abstract":"This paper presents a novel unbalanced transformerless vector-sum phase shifter architecture. The proposed approach is based on the forming of four signals from the input unbalanced signal by an RC quadrature all-pass filter. These signals are subtracted to obtain a pair of orthogonal signals which are added on the load network of the Gilbert cells with weighted coefficients to form the differential phase shifted signal. The common-mode component of the phase shifted signal is suppressed by the following circuits. The resulting signal is transformed to the single-ended form and amplified. According the proposed architecture 6-bit vector-sum phase shifter has been designed and simulated in 0.18 um CMOS process. The RF part of the circuit consists of an RC quadrature all-pass filter, variable gain amplifiers, a common-mode rejection circuit, an active combiner and a power amplifier. The phase shifter operates in the 3.4-4.2 GHz range. Simulation results show a maximum gain of 3.7 dB with 0.4 dB variation, a maximum phase error and a root-mean-square phase error less than 1.5 degree and 0.7 degree respectively. The current consumption of the RF part is 39.5 mA from a 1.8 V supply voltage.","PeriodicalId":262452,"journal":{"name":"2016 IEEE NW Russia Young Researchers in Electrical and Electronic Engineering Conference (EIConRusNW)","volume":"31 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2016-04-07","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"An unbalanced transformerless vector-sum phase shifter architecture\",\"authors\":\"E. V. Balashov, I. Rumyancev\",\"doi\":\"10.1109/EICONRUSNW.2016.7448229\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents a novel unbalanced transformerless vector-sum phase shifter architecture. The proposed approach is based on the forming of four signals from the input unbalanced signal by an RC quadrature all-pass filter. These signals are subtracted to obtain a pair of orthogonal signals which are added on the load network of the Gilbert cells with weighted coefficients to form the differential phase shifted signal. The common-mode component of the phase shifted signal is suppressed by the following circuits. The resulting signal is transformed to the single-ended form and amplified. According the proposed architecture 6-bit vector-sum phase shifter has been designed and simulated in 0.18 um CMOS process. The RF part of the circuit consists of an RC quadrature all-pass filter, variable gain amplifiers, a common-mode rejection circuit, an active combiner and a power amplifier. The phase shifter operates in the 3.4-4.2 GHz range. Simulation results show a maximum gain of 3.7 dB with 0.4 dB variation, a maximum phase error and a root-mean-square phase error less than 1.5 degree and 0.7 degree respectively. The current consumption of the RF part is 39.5 mA from a 1.8 V supply voltage.\",\"PeriodicalId\":262452,\"journal\":{\"name\":\"2016 IEEE NW Russia Young Researchers in Electrical and Electronic Engineering Conference (EIConRusNW)\",\"volume\":\"31 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2016-04-07\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2016 IEEE NW Russia Young Researchers in Electrical and Electronic Engineering Conference (EIConRusNW)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EICONRUSNW.2016.7448229\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2016 IEEE NW Russia Young Researchers in Electrical and Electronic Engineering Conference (EIConRusNW)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EICONRUSNW.2016.7448229","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5
摘要
提出了一种新的不平衡无变压器矢量和移相器结构。该方法基于RC正交全通滤波器从输入不平衡信号中形成四个信号。将这些信号相减后得到一对正交信号,并以加权系数加到吉尔伯特单元的负载网络上,形成微分相移信号。相移信号的共模分量由以下电路抑制。产生的信号被转换成单端形式并被放大。根据所提出的结构,设计了6位矢量和移相器,并在0.18 um CMOS工艺上进行了仿真。该电路的射频部分由RC正交全通滤波器、可变增益放大器、共模抑制电路、有源合成器和功率放大器组成。移相器工作在3.4-4.2 GHz范围内。仿真结果表明,最大增益为3.7 dB,变化幅度为0.4 dB,最大相位误差小于1.5度,均方根相位误差小于0.7度。在1.8 V电源电压下,射频部分的电流消耗为39.5 mA。
An unbalanced transformerless vector-sum phase shifter architecture
This paper presents a novel unbalanced transformerless vector-sum phase shifter architecture. The proposed approach is based on the forming of four signals from the input unbalanced signal by an RC quadrature all-pass filter. These signals are subtracted to obtain a pair of orthogonal signals which are added on the load network of the Gilbert cells with weighted coefficients to form the differential phase shifted signal. The common-mode component of the phase shifted signal is suppressed by the following circuits. The resulting signal is transformed to the single-ended form and amplified. According the proposed architecture 6-bit vector-sum phase shifter has been designed and simulated in 0.18 um CMOS process. The RF part of the circuit consists of an RC quadrature all-pass filter, variable gain amplifiers, a common-mode rejection circuit, an active combiner and a power amplifier. The phase shifter operates in the 3.4-4.2 GHz range. Simulation results show a maximum gain of 3.7 dB with 0.4 dB variation, a maximum phase error and a root-mean-square phase error less than 1.5 degree and 0.7 degree respectively. The current consumption of the RF part is 39.5 mA from a 1.8 V supply voltage.