嵌入式存储器访问时间精确测量方法的设计与实现

Yuqing Hu, Lijun Zhang, Youzhong Li, Qixiao Zhang, Erliang Li, Wei Jiang
{"title":"嵌入式存储器访问时间精确测量方法的设计与实现","authors":"Yuqing Hu, Lijun Zhang, Youzhong Li, Qixiao Zhang, Erliang Li, Wei Jiang","doi":"10.1109/ASICON.2015.7517138","DOIUrl":null,"url":null,"abstract":"With the development of semiconductor process technology and circuit design capabilities, the operating frequency of random access memory has been improved dramatically. How to accurately measure the memory random access time especially to measure the random access time of low density embedded memory has encounter so many challenges. The traditional timing measurement method which connects the external ports directly to the internal ports of memory is not feasible since it is of very low efficiency and very low precision. A new method which applies the built-in test circuit to measure embedded memory access time is presented in this paper. Based on 28nm logic process high speed SRAM test chip design as an example, this paper introduces a new timing measuring method as well as circuit design.","PeriodicalId":382098,"journal":{"name":"International Conference on ASIC","volume":"1997 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Design and implementation of precise measuring method for the access time of embedded memory\",\"authors\":\"Yuqing Hu, Lijun Zhang, Youzhong Li, Qixiao Zhang, Erliang Li, Wei Jiang\",\"doi\":\"10.1109/ASICON.2015.7517138\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"With the development of semiconductor process technology and circuit design capabilities, the operating frequency of random access memory has been improved dramatically. How to accurately measure the memory random access time especially to measure the random access time of low density embedded memory has encounter so many challenges. The traditional timing measurement method which connects the external ports directly to the internal ports of memory is not feasible since it is of very low efficiency and very low precision. A new method which applies the built-in test circuit to measure embedded memory access time is presented in this paper. Based on 28nm logic process high speed SRAM test chip design as an example, this paper introduces a new timing measuring method as well as circuit design.\",\"PeriodicalId\":382098,\"journal\":{\"name\":\"International Conference on ASIC\",\"volume\":\"1997 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1900-01-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"International Conference on ASIC\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ASICON.2015.7517138\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Conference on ASIC","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASICON.2015.7517138","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

本文章由计算机程序翻译,如有差异,请以英文原文为准。
Design and implementation of precise measuring method for the access time of embedded memory
With the development of semiconductor process technology and circuit design capabilities, the operating frequency of random access memory has been improved dramatically. How to accurately measure the memory random access time especially to measure the random access time of low density embedded memory has encounter so many challenges. The traditional timing measurement method which connects the external ports directly to the internal ports of memory is not feasible since it is of very low efficiency and very low precision. A new method which applies the built-in test circuit to measure embedded memory access time is presented in this paper. Based on 28nm logic process high speed SRAM test chip design as an example, this paper introduces a new timing measuring method as well as circuit design.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信