{"title":"嵌入式存储器访问时间精确测量方法的设计与实现","authors":"Yuqing Hu, Lijun Zhang, Youzhong Li, Qixiao Zhang, Erliang Li, Wei Jiang","doi":"10.1109/ASICON.2015.7517138","DOIUrl":null,"url":null,"abstract":"With the development of semiconductor process technology and circuit design capabilities, the operating frequency of random access memory has been improved dramatically. How to accurately measure the memory random access time especially to measure the random access time of low density embedded memory has encounter so many challenges. The traditional timing measurement method which connects the external ports directly to the internal ports of memory is not feasible since it is of very low efficiency and very low precision. A new method which applies the built-in test circuit to measure embedded memory access time is presented in this paper. Based on 28nm logic process high speed SRAM test chip design as an example, this paper introduces a new timing measuring method as well as circuit design.","PeriodicalId":382098,"journal":{"name":"International Conference on ASIC","volume":"1997 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1900-01-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Design and implementation of precise measuring method for the access time of embedded memory\",\"authors\":\"Yuqing Hu, Lijun Zhang, Youzhong Li, Qixiao Zhang, Erliang Li, Wei Jiang\",\"doi\":\"10.1109/ASICON.2015.7517138\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"With the development of semiconductor process technology and circuit design capabilities, the operating frequency of random access memory has been improved dramatically. How to accurately measure the memory random access time especially to measure the random access time of low density embedded memory has encounter so many challenges. The traditional timing measurement method which connects the external ports directly to the internal ports of memory is not feasible since it is of very low efficiency and very low precision. A new method which applies the built-in test circuit to measure embedded memory access time is presented in this paper. Based on 28nm logic process high speed SRAM test chip design as an example, this paper introduces a new timing measuring method as well as circuit design.\",\"PeriodicalId\":382098,\"journal\":{\"name\":\"International Conference on ASIC\",\"volume\":\"1997 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1900-01-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"International Conference on ASIC\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ASICON.2015.7517138\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"International Conference on ASIC","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ASICON.2015.7517138","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Design and implementation of precise measuring method for the access time of embedded memory
With the development of semiconductor process technology and circuit design capabilities, the operating frequency of random access memory has been improved dramatically. How to accurately measure the memory random access time especially to measure the random access time of low density embedded memory has encounter so many challenges. The traditional timing measurement method which connects the external ports directly to the internal ports of memory is not feasible since it is of very low efficiency and very low precision. A new method which applies the built-in test circuit to measure embedded memory access time is presented in this paper. Based on 28nm logic process high speed SRAM test chip design as an example, this paper introduces a new timing measuring method as well as circuit design.