基于可编程交错流水线的多线程RISC体系结构

A. Pułka, A. Milik
{"title":"基于可编程交错流水线的多线程RISC体系结构","authors":"A. Pułka, A. Milik","doi":"10.1109/ICECS.2009.5410802","DOIUrl":null,"url":null,"abstract":"The paper deals with problems of design of complex electronic devices with predictable timing. The original solution of multithread interleaved pipelined architecture with programmable length of threads is proposed. The appropriate HDL models of main core (RISC based processor) and interleave controller are discussed. The experiments presenting problem of priorities, time length of threads, deadlines control, switching between threads, and control of the access to the memory are analyzed and discussed.","PeriodicalId":343974,"journal":{"name":"2009 16th IEEE International Conference on Electronics, Circuits and Systems - (ICECS 2009)","volume":"38 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2009-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":"{\"title\":\"Multithread RISC architecture based on programmable interleaved pipelining\",\"authors\":\"A. Pułka, A. Milik\",\"doi\":\"10.1109/ICECS.2009.5410802\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The paper deals with problems of design of complex electronic devices with predictable timing. The original solution of multithread interleaved pipelined architecture with programmable length of threads is proposed. The appropriate HDL models of main core (RISC based processor) and interleave controller are discussed. The experiments presenting problem of priorities, time length of threads, deadlines control, switching between threads, and control of the access to the memory are analyzed and discussed.\",\"PeriodicalId\":343974,\"journal\":{\"name\":\"2009 16th IEEE International Conference on Electronics, Circuits and Systems - (ICECS 2009)\",\"volume\":\"38 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2009-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"6\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2009 16th IEEE International Conference on Electronics, Circuits and Systems - (ICECS 2009)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICECS.2009.5410802\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2009 16th IEEE International Conference on Electronics, Circuits and Systems - (ICECS 2009)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICECS.2009.5410802","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6

摘要

本文研究具有可预测时序的复杂电子器件的设计问题。提出了线程长度可编程的多线程交错流水线结构的原始解决方案。讨论了主核(基于RISC的处理器)和交错控制器的合适HDL模型。对实验中出现的优先级、线程时间长度、最后期限控制、线程间切换和内存访问控制等问题进行了分析和讨论。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Multithread RISC architecture based on programmable interleaved pipelining
The paper deals with problems of design of complex electronic devices with predictable timing. The original solution of multithread interleaved pipelined architecture with programmable length of threads is proposed. The appropriate HDL models of main core (RISC based processor) and interleave controller are discussed. The experiments presenting problem of priorities, time length of threads, deadlines control, switching between threads, and control of the access to the memory are analyzed and discussed.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信