二进制和四元SRAM的功率、延迟和噪声裕度比较

D. Borkute, Pratibha Patel, P. Dakhole
{"title":"二进制和四元SRAM的功率、延迟和噪声裕度比较","authors":"D. Borkute, Pratibha Patel, P. Dakhole","doi":"10.1109/ICDCSYST.2014.6926172","DOIUrl":null,"url":null,"abstract":"The explosive growth of semiconductor industry over a decade have been driven by rapid scaling of complementary metal-oxide-semiconductor (CMOS) technology. Multiple-valued logic allows the reduction of the required number of signals in the circuit, so can be effectively used to reduce the impact of interconnections [12]. In addition to the reduction in interconnections, multiple-valued logic also offers a possibility of increasing the functional complexity, producing circuits that have performance comparable to the binary circuits. Memory application is an area where the multi-valued approach has been successfully used to design commercial integrated circuits. Memories are designed with objective to reduce area, while maintaining proper timing characteristics. This paper presents a comparative study of delay and power consumption of binary and quaternary circuit implementations of SRAM. Larger number of logic functions can be accommodate in quaternary circuits decreasing the number of data interconnect lines and processing components and logic circuits can represent numbers with fewer bits than binary. Static Noise Margin (SNM) is the most important parameter for memory design, affecting both read and write margin [8]. Both cell ratio and pull-up ratio are important parameters because these are the only parameters in the hand of the design engineer, static noise margin of the SRAM cell depends on the cell ratio (CR), supply voltage and also pull up ratio [8]. We have also found bit rate of both circuits for comparative study.","PeriodicalId":252016,"journal":{"name":"2014 2nd International Conference on Devices, Circuits and Systems (ICDCS)","volume":"47 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-03-06","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"Power, delay and noise margin comparison of binary and quaternary SRAM\",\"authors\":\"D. Borkute, Pratibha Patel, P. Dakhole\",\"doi\":\"10.1109/ICDCSYST.2014.6926172\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The explosive growth of semiconductor industry over a decade have been driven by rapid scaling of complementary metal-oxide-semiconductor (CMOS) technology. Multiple-valued logic allows the reduction of the required number of signals in the circuit, so can be effectively used to reduce the impact of interconnections [12]. In addition to the reduction in interconnections, multiple-valued logic also offers a possibility of increasing the functional complexity, producing circuits that have performance comparable to the binary circuits. Memory application is an area where the multi-valued approach has been successfully used to design commercial integrated circuits. Memories are designed with objective to reduce area, while maintaining proper timing characteristics. This paper presents a comparative study of delay and power consumption of binary and quaternary circuit implementations of SRAM. Larger number of logic functions can be accommodate in quaternary circuits decreasing the number of data interconnect lines and processing components and logic circuits can represent numbers with fewer bits than binary. Static Noise Margin (SNM) is the most important parameter for memory design, affecting both read and write margin [8]. Both cell ratio and pull-up ratio are important parameters because these are the only parameters in the hand of the design engineer, static noise margin of the SRAM cell depends on the cell ratio (CR), supply voltage and also pull up ratio [8]. We have also found bit rate of both circuits for comparative study.\",\"PeriodicalId\":252016,\"journal\":{\"name\":\"2014 2nd International Conference on Devices, Circuits and Systems (ICDCS)\",\"volume\":\"47 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-03-06\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2014 2nd International Conference on Devices, Circuits and Systems (ICDCS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICDCSYST.2014.6926172\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 2nd International Conference on Devices, Circuits and Systems (ICDCS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICDCSYST.2014.6926172","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

摘要

十多年来,互补金属氧化物半导体(CMOS)技术的快速发展推动了半导体产业的爆炸式增长。多值逻辑允许减少电路中所需的信号数量,因此可以有效地用于减少互连的影响。除了减少互连之外,多值逻辑还提供了增加功能复杂性的可能性,从而产生与二进制电路性能相当的电路。存储应用是一个多值方法已成功用于设计商用集成电路的领域。存储器的设计目的是在保持适当的时序特性的同时减少面积。本文对SRAM的二进制电路和四元电路的延迟和功耗进行了比较研究。在四元电路中可以容纳大量的逻辑功能,减少了数据互连线和处理组件的数量,逻辑电路可以用比二进制更少的比特来表示数字。静态噪声裕度(SNM)是存储器设计中最重要的参数,它影响存储器的读写裕度[8]。电池比和上拉比都是重要的参数,因为这些是设计工程师手中的唯一参数,SRAM电池的静态噪声裕度取决于电池比(CR),电源电压和上拉比[8]。我们还找到了两种电路的比特率进行比较研究。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Power, delay and noise margin comparison of binary and quaternary SRAM
The explosive growth of semiconductor industry over a decade have been driven by rapid scaling of complementary metal-oxide-semiconductor (CMOS) technology. Multiple-valued logic allows the reduction of the required number of signals in the circuit, so can be effectively used to reduce the impact of interconnections [12]. In addition to the reduction in interconnections, multiple-valued logic also offers a possibility of increasing the functional complexity, producing circuits that have performance comparable to the binary circuits. Memory application is an area where the multi-valued approach has been successfully used to design commercial integrated circuits. Memories are designed with objective to reduce area, while maintaining proper timing characteristics. This paper presents a comparative study of delay and power consumption of binary and quaternary circuit implementations of SRAM. Larger number of logic functions can be accommodate in quaternary circuits decreasing the number of data interconnect lines and processing components and logic circuits can represent numbers with fewer bits than binary. Static Noise Margin (SNM) is the most important parameter for memory design, affecting both read and write margin [8]. Both cell ratio and pull-up ratio are important parameters because these are the only parameters in the hand of the design engineer, static noise margin of the SRAM cell depends on the cell ratio (CR), supply voltage and also pull up ratio [8]. We have also found bit rate of both circuits for comparative study.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信