基于多载波adc的鲁棒抖动串行链路接收机架构:(特邀专题会议论文)

Julian Camilo Gomez Diaz, Shiva Kiran, S. Palermo, S. Hoyos
{"title":"基于多载波adc的鲁棒抖动串行链路接收机架构:(特邀专题会议论文)","authors":"Julian Camilo Gomez Diaz, Shiva Kiran, S. Palermo, S. Hoyos","doi":"10.1109/MWSCAS.2019.8884927","DOIUrl":null,"url":null,"abstract":"A multicarrier serial link receiver architecture allows for expanded symbol times to significantly relax the sampling clock jitter requirements that are currently imposing major limitations on achieving higher data rates. The proposed receiver utilizes a correlator-bank architecture with frequency channelization performed with down-conversion mixers, filters, and analog-to-digital converters (ADCs) for digitization. Continuous frequency-domain channel allocation is achieved with the utilization of digital inter-channel interference (ICI) cancellation. A detailed receiver noise analysis is presented and transient bit-error-rate simulations are utilized to evaluate the system performance with different modulation formats used on the multicarriers. Relative to a conventional four-level pulse amplitude modulation (PAM-4) system, the proposed receiver allows for a 3X improvement in jitter tolerance when operating at 64 Gb/s over a channel with 25 dB loss at 16 GHz.","PeriodicalId":287815,"journal":{"name":"2019 IEEE 62nd International Midwest Symposium on Circuits and Systems (MWSCAS)","volume":"70 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2019-08-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Jitter-Robust Multicarrier ADC-Based Serial Link Receiver Architecture : (Invited Special Session Paper)\",\"authors\":\"Julian Camilo Gomez Diaz, Shiva Kiran, S. Palermo, S. Hoyos\",\"doi\":\"10.1109/MWSCAS.2019.8884927\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A multicarrier serial link receiver architecture allows for expanded symbol times to significantly relax the sampling clock jitter requirements that are currently imposing major limitations on achieving higher data rates. The proposed receiver utilizes a correlator-bank architecture with frequency channelization performed with down-conversion mixers, filters, and analog-to-digital converters (ADCs) for digitization. Continuous frequency-domain channel allocation is achieved with the utilization of digital inter-channel interference (ICI) cancellation. A detailed receiver noise analysis is presented and transient bit-error-rate simulations are utilized to evaluate the system performance with different modulation formats used on the multicarriers. Relative to a conventional four-level pulse amplitude modulation (PAM-4) system, the proposed receiver allows for a 3X improvement in jitter tolerance when operating at 64 Gb/s over a channel with 25 dB loss at 16 GHz.\",\"PeriodicalId\":287815,\"journal\":{\"name\":\"2019 IEEE 62nd International Midwest Symposium on Circuits and Systems (MWSCAS)\",\"volume\":\"70 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2019-08-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2019 IEEE 62nd International Midwest Symposium on Circuits and Systems (MWSCAS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/MWSCAS.2019.8884927\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2019 IEEE 62nd International Midwest Symposium on Circuits and Systems (MWSCAS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MWSCAS.2019.8884927","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

多载波串行链路接收器架构允许扩展符号时间,以显着放松采样时钟抖动要求,这是目前实现更高数据速率的主要限制。所提出的接收机利用相关器组架构,通过下变频混频器、滤波器和用于数字化的模数转换器(adc)进行频率信道化。利用数字信道间干扰消除技术实现了连续频域信道分配。对接收机噪声进行了详细的分析,并利用瞬态误码率仿真来评估系统在多载波上使用不同调制格式时的性能。与传统的四电平脉冲幅度调制(PAM-4)系统相比,当在16 GHz的信道上以64 Gb/s的速度工作,损耗为25 dB时,所提出的接收机允许抖动容限提高3倍。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Jitter-Robust Multicarrier ADC-Based Serial Link Receiver Architecture : (Invited Special Session Paper)
A multicarrier serial link receiver architecture allows for expanded symbol times to significantly relax the sampling clock jitter requirements that are currently imposing major limitations on achieving higher data rates. The proposed receiver utilizes a correlator-bank architecture with frequency channelization performed with down-conversion mixers, filters, and analog-to-digital converters (ADCs) for digitization. Continuous frequency-domain channel allocation is achieved with the utilization of digital inter-channel interference (ICI) cancellation. A detailed receiver noise analysis is presented and transient bit-error-rate simulations are utilized to evaluate the system performance with different modulation formats used on the multicarriers. Relative to a conventional four-level pulse amplitude modulation (PAM-4) system, the proposed receiver allows for a 3X improvement in jitter tolerance when operating at 64 Gb/s over a channel with 25 dB loss at 16 GHz.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信