基于AES加密引擎的RFID无源标签基带系统低功耗VLSI设计

Adam S. W. Man, E. S. Zhang, V. Lau, C. Tsui, H. Luong
{"title":"基于AES加密引擎的RFID无源标签基带系统低功耗VLSI设计","authors":"Adam S. W. Man, E. S. Zhang, V. Lau, C. Tsui, H. Luong","doi":"10.1109/RFIDEURASIA.2007.4368097","DOIUrl":null,"url":null,"abstract":"This paper describes a low power implementation of a secure EPC UHF Passive RFID Tag baseband system. To ensure the secure information transaction of the tag, traditionally the focus is on directly applying a low-complexity encryption engine. However, this approach could lead to the problem of known-plaintext attack (KPA). The attacker could make use of the known header to reveal the secret key. Our contributions are proposing a novel dataflow solution enforced by an AES cryptography engine embedded inside the passive RFID tag. Also, various low power design techniques are proposed to reduce the power consumption of the baseband of the passive tag. In particular, we propose a moving window PIE decoding algorithm and an improved Tausworthe sequence generator to reduce the power consumption. Other low power design techniques such as clock gating, optimal clock driving and parallel operations are extensively used in the design of the tag. The complete RFID tag which consists of an analog frontend, 136 bits one-time programmable (OTP) memory, charge pump, rectifier, clock divider, and the proposed baseband system, was designed using TSMC 0.18 mum process and verified. The area of the proposed baseband system is 0.446mm2 and from the power simulation, the overall power consumption of the baseband system with the AES encryption is about 4.695 uW.","PeriodicalId":240968,"journal":{"name":"2007 1st Annual RFID Eurasia","volume":"2016 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-10-29","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"43","resultStr":"{\"title\":\"Low Power VLSI Design for a RFID Passive Tag baseband System Enhanced with an AES Cryptography Engine\",\"authors\":\"Adam S. W. Man, E. S. Zhang, V. Lau, C. Tsui, H. Luong\",\"doi\":\"10.1109/RFIDEURASIA.2007.4368097\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper describes a low power implementation of a secure EPC UHF Passive RFID Tag baseband system. To ensure the secure information transaction of the tag, traditionally the focus is on directly applying a low-complexity encryption engine. However, this approach could lead to the problem of known-plaintext attack (KPA). The attacker could make use of the known header to reveal the secret key. Our contributions are proposing a novel dataflow solution enforced by an AES cryptography engine embedded inside the passive RFID tag. Also, various low power design techniques are proposed to reduce the power consumption of the baseband of the passive tag. In particular, we propose a moving window PIE decoding algorithm and an improved Tausworthe sequence generator to reduce the power consumption. Other low power design techniques such as clock gating, optimal clock driving and parallel operations are extensively used in the design of the tag. The complete RFID tag which consists of an analog frontend, 136 bits one-time programmable (OTP) memory, charge pump, rectifier, clock divider, and the proposed baseband system, was designed using TSMC 0.18 mum process and verified. The area of the proposed baseband system is 0.446mm2 and from the power simulation, the overall power consumption of the baseband system with the AES encryption is about 4.695 uW.\",\"PeriodicalId\":240968,\"journal\":{\"name\":\"2007 1st Annual RFID Eurasia\",\"volume\":\"2016 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2007-10-29\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"43\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2007 1st Annual RFID Eurasia\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/RFIDEURASIA.2007.4368097\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 1st Annual RFID Eurasia","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RFIDEURASIA.2007.4368097","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 43

摘要

本文介绍了一种安全的EPC超高频无源RFID标签基带系统的低功耗实现。为了保证标签信息交易的安全,传统上的重点是直接应用低复杂度的加密引擎。然而,这种方法可能导致已知明文攻击(KPA)的问题。攻击者可以利用已知的报头来泄露密钥。我们的贡献是提出一种新的数据流解决方案,该解决方案由嵌入在无源RFID标签中的AES加密引擎强制执行。此外,还提出了各种低功耗设计技术,以降低无源标签基带的功耗。特别地,我们提出了一种移动窗口的PIE解码算法和改进的Tausworthe序列发生器来降低功耗。其他低功耗设计技术,如时钟门控,最佳时钟驱动和并行操作广泛应用于标签的设计。完整的RFID标签由模拟前端、136位一次性可编程(OTP)存储器、电荷泵、整流器、时钟分频器和所提出的基带系统组成,采用TSMC 0.18 mum工艺设计并验证。提出的基带系统面积为0.446mm2,从功率仿真来看,采用AES加密的基带系统的总功耗约为4.695 uW。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Low Power VLSI Design for a RFID Passive Tag baseband System Enhanced with an AES Cryptography Engine
This paper describes a low power implementation of a secure EPC UHF Passive RFID Tag baseband system. To ensure the secure information transaction of the tag, traditionally the focus is on directly applying a low-complexity encryption engine. However, this approach could lead to the problem of known-plaintext attack (KPA). The attacker could make use of the known header to reveal the secret key. Our contributions are proposing a novel dataflow solution enforced by an AES cryptography engine embedded inside the passive RFID tag. Also, various low power design techniques are proposed to reduce the power consumption of the baseband of the passive tag. In particular, we propose a moving window PIE decoding algorithm and an improved Tausworthe sequence generator to reduce the power consumption. Other low power design techniques such as clock gating, optimal clock driving and parallel operations are extensively used in the design of the tag. The complete RFID tag which consists of an analog frontend, 136 bits one-time programmable (OTP) memory, charge pump, rectifier, clock divider, and the proposed baseband system, was designed using TSMC 0.18 mum process and verified. The area of the proposed baseband system is 0.446mm2 and from the power simulation, the overall power consumption of the baseband system with the AES encryption is about 4.695 uW.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信