在3.3 V SiGe BiCMOS中,具有230 fs时钟抖动的16b 65 MSps流水线ADC核心:从模拟到硅

A. Zanchi, F. Tsay, I. Papantonopoulos
{"title":"在3.3 V SiGe BiCMOS中,具有230 fs时钟抖动的16b 65 MSps流水线ADC核心:从模拟到硅","authors":"A. Zanchi, F. Tsay, I. Papantonopoulos","doi":"10.1109/DCAS.2004.1360455","DOIUrl":null,"url":null,"abstract":"This work introduces key simulation techniques enabling the design of a 16b 65 MSps pipeline ADC in 0.4 /spl mu/m, 45 GHz-f/sub T/ SiGe BiCMOS. A complete methodology for INL investigation with SPICE leads to understand the distortion introduced by Track/Hold as well as quantizer at 3.3 V supply and high input range (4Vpp). Simulations of aperture uncertainty are presented that match the measured 230 fs jitter, yielding 74.5 dBFS SNR at 150 MHz input. The test chip delivers 78.3 dBFS SNR, 88 dBc SFDR at 65 MSps/1 MHz with 970 mW power consumption.","PeriodicalId":185376,"journal":{"name":"Proceedings of the 2004 IEEE Dallas/CAS Workshop Implementation of High Performance Circuits","volume":"77 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-11-30","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A 16b 65 MSps pipeline ADC core with 230 fs clock jitter in 3.3 V SiGe BiCMOS: from simulation to silicon\",\"authors\":\"A. Zanchi, F. Tsay, I. Papantonopoulos\",\"doi\":\"10.1109/DCAS.2004.1360455\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This work introduces key simulation techniques enabling the design of a 16b 65 MSps pipeline ADC in 0.4 /spl mu/m, 45 GHz-f/sub T/ SiGe BiCMOS. A complete methodology for INL investigation with SPICE leads to understand the distortion introduced by Track/Hold as well as quantizer at 3.3 V supply and high input range (4Vpp). Simulations of aperture uncertainty are presented that match the measured 230 fs jitter, yielding 74.5 dBFS SNR at 150 MHz input. The test chip delivers 78.3 dBFS SNR, 88 dBc SFDR at 65 MSps/1 MHz with 970 mW power consumption.\",\"PeriodicalId\":185376,\"journal\":{\"name\":\"Proceedings of the 2004 IEEE Dallas/CAS Workshop Implementation of High Performance Circuits\",\"volume\":\"77 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2004-11-30\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the 2004 IEEE Dallas/CAS Workshop Implementation of High Performance Circuits\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/DCAS.2004.1360455\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 2004 IEEE Dallas/CAS Workshop Implementation of High Performance Circuits","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DCAS.2004.1360455","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

本文介绍了在0.4 /spl mu/m, 45 GHz-f/sub / T/ SiGe BiCMOS中设计16b 65 MSps流水线ADC的关键仿真技术。使用SPICE进行INL调查的完整方法可以了解Track/Hold以及量化器在3.3 V电源和高输入范围(4Vpp)下引入的失真。孔径不确定度的模拟结果与测量的230 fs抖动相匹配,在150 MHz输入时产生74.5 dBFS的信噪比。测试芯片在65 MSps/1 MHz下提供78.3 dBFS信噪比,88 dBc SFDR,功耗为970 mW。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A 16b 65 MSps pipeline ADC core with 230 fs clock jitter in 3.3 V SiGe BiCMOS: from simulation to silicon
This work introduces key simulation techniques enabling the design of a 16b 65 MSps pipeline ADC in 0.4 /spl mu/m, 45 GHz-f/sub T/ SiGe BiCMOS. A complete methodology for INL investigation with SPICE leads to understand the distortion introduced by Track/Hold as well as quantizer at 3.3 V supply and high input range (4Vpp). Simulations of aperture uncertainty are presented that match the measured 230 fs jitter, yielding 74.5 dBFS SNR at 150 MHz input. The test chip delivers 78.3 dBFS SNR, 88 dBc SFDR at 65 MSps/1 MHz with 970 mW power consumption.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信