{"title":"在3.3 V SiGe BiCMOS中,具有230 fs时钟抖动的16b 65 MSps流水线ADC核心:从模拟到硅","authors":"A. Zanchi, F. Tsay, I. Papantonopoulos","doi":"10.1109/DCAS.2004.1360455","DOIUrl":null,"url":null,"abstract":"This work introduces key simulation techniques enabling the design of a 16b 65 MSps pipeline ADC in 0.4 /spl mu/m, 45 GHz-f/sub T/ SiGe BiCMOS. A complete methodology for INL investigation with SPICE leads to understand the distortion introduced by Track/Hold as well as quantizer at 3.3 V supply and high input range (4Vpp). Simulations of aperture uncertainty are presented that match the measured 230 fs jitter, yielding 74.5 dBFS SNR at 150 MHz input. The test chip delivers 78.3 dBFS SNR, 88 dBc SFDR at 65 MSps/1 MHz with 970 mW power consumption.","PeriodicalId":185376,"journal":{"name":"Proceedings of the 2004 IEEE Dallas/CAS Workshop Implementation of High Performance Circuits","volume":"77 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2004-11-30","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A 16b 65 MSps pipeline ADC core with 230 fs clock jitter in 3.3 V SiGe BiCMOS: from simulation to silicon\",\"authors\":\"A. Zanchi, F. Tsay, I. Papantonopoulos\",\"doi\":\"10.1109/DCAS.2004.1360455\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This work introduces key simulation techniques enabling the design of a 16b 65 MSps pipeline ADC in 0.4 /spl mu/m, 45 GHz-f/sub T/ SiGe BiCMOS. A complete methodology for INL investigation with SPICE leads to understand the distortion introduced by Track/Hold as well as quantizer at 3.3 V supply and high input range (4Vpp). Simulations of aperture uncertainty are presented that match the measured 230 fs jitter, yielding 74.5 dBFS SNR at 150 MHz input. The test chip delivers 78.3 dBFS SNR, 88 dBc SFDR at 65 MSps/1 MHz with 970 mW power consumption.\",\"PeriodicalId\":185376,\"journal\":{\"name\":\"Proceedings of the 2004 IEEE Dallas/CAS Workshop Implementation of High Performance Circuits\",\"volume\":\"77 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2004-11-30\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the 2004 IEEE Dallas/CAS Workshop Implementation of High Performance Circuits\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/DCAS.2004.1360455\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 2004 IEEE Dallas/CAS Workshop Implementation of High Performance Circuits","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/DCAS.2004.1360455","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A 16b 65 MSps pipeline ADC core with 230 fs clock jitter in 3.3 V SiGe BiCMOS: from simulation to silicon
This work introduces key simulation techniques enabling the design of a 16b 65 MSps pipeline ADC in 0.4 /spl mu/m, 45 GHz-f/sub T/ SiGe BiCMOS. A complete methodology for INL investigation with SPICE leads to understand the distortion introduced by Track/Hold as well as quantizer at 3.3 V supply and high input range (4Vpp). Simulations of aperture uncertainty are presented that match the measured 230 fs jitter, yielding 74.5 dBFS SNR at 150 MHz input. The test chip delivers 78.3 dBFS SNR, 88 dBc SFDR at 65 MSps/1 MHz with 970 mW power consumption.