一种低功耗可编程分频器,用于按照IEEE 802.15.a标准设计的频率合成器

D. Martynenko, G. Fischer, O. Klymenko
{"title":"一种低功耗可编程分频器,用于按照IEEE 802.15.a标准设计的频率合成器","authors":"D. Martynenko, G. Fischer, O. Klymenko","doi":"10.1109/ICCIRCUITSANDSYSTEMS.2012.6408300","DOIUrl":null,"url":null,"abstract":"A low power programmable frequency divider for IEEE 802.15.4a standard is implemented in a 0.25 μm BiCMOS process. The frequency divider architecture is based on the low power high speed triple-modulus prescaler design. The triple-modulus prescaler supports three division modes (N/N±1) via the phase switching between the output signals of the master/slave emitter-coupled logic divide-by-two stage. The novel N-1 division mode is achieved by modifying the low frequency phase selection control logic. The wide division range is achieved by cascading the prescalers. In addition, the 50% duty cycle baseband clock is derived from the divider chain. The frequency of the baseband clock is equal to 499.2 MHz regardless of the chosen center frequency (in combination with the corresponding division ratio) for the multi-channel system designed for IEEE 802.15.4a standard. The measured maximum input frequencies of the divider for each of the required division ratio prove that the presented divider satisfies the specification. The measurement results demonstrate that the presented frequency divider can be used in the frequency synthesizer for generation of the center frequencies for multi-channel transceiver designed in accordance to IEEE 802.15.4a standard. The measured power dissipation of the programmable frequency divider is equal to 31.2 mW from 2.6 V supply voltage.","PeriodicalId":325846,"journal":{"name":"2012 IEEE International Conference on Circuits and Systems (ICCAS)","volume":"29 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"4","resultStr":"{\"title\":\"A low power programmable frequency divider intended for frequency synthesizer designed in accordance with IEEE 802.15.4a standard\",\"authors\":\"D. Martynenko, G. Fischer, O. Klymenko\",\"doi\":\"10.1109/ICCIRCUITSANDSYSTEMS.2012.6408300\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A low power programmable frequency divider for IEEE 802.15.4a standard is implemented in a 0.25 μm BiCMOS process. The frequency divider architecture is based on the low power high speed triple-modulus prescaler design. The triple-modulus prescaler supports three division modes (N/N±1) via the phase switching between the output signals of the master/slave emitter-coupled logic divide-by-two stage. The novel N-1 division mode is achieved by modifying the low frequency phase selection control logic. The wide division range is achieved by cascading the prescalers. In addition, the 50% duty cycle baseband clock is derived from the divider chain. The frequency of the baseband clock is equal to 499.2 MHz regardless of the chosen center frequency (in combination with the corresponding division ratio) for the multi-channel system designed for IEEE 802.15.4a standard. The measured maximum input frequencies of the divider for each of the required division ratio prove that the presented divider satisfies the specification. The measurement results demonstrate that the presented frequency divider can be used in the frequency synthesizer for generation of the center frequencies for multi-channel transceiver designed in accordance to IEEE 802.15.4a standard. The measured power dissipation of the programmable frequency divider is equal to 31.2 mW from 2.6 V supply voltage.\",\"PeriodicalId\":325846,\"journal\":{\"name\":\"2012 IEEE International Conference on Circuits and Systems (ICCAS)\",\"volume\":\"29 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"4\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 IEEE International Conference on Circuits and Systems (ICCAS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICCIRCUITSANDSYSTEMS.2012.6408300\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 IEEE International Conference on Circuits and Systems (ICCAS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCIRCUITSANDSYSTEMS.2012.6408300","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 4

摘要

采用0.25 μm BiCMOS工艺实现了IEEE 802.15.a标准的低功耗可编程分频器。分频器结构基于低功耗高速三模预分频器设计。三模预分频器支持三种分频模式(N/N±1),通过主/从发射器输出信号之间的相位切换-耦合逻辑分频两级。通过修改低频选相控制逻辑,实现了新颖的N-1分频模式。宽分割范围是通过级联的预分频器实现的。此外,50%占空比基带时钟是从分频链派生的。针对IEEE 802.15.a标准设计的多通道系统,无论选择何种中心频率(结合相应的分频比),基带时钟的频率都等于499.2 MHz。对各分频比的最大输入频率测量结果表明,该分频器满足要求。测试结果表明,所设计的分频器可用于频率合成器,用于根据IEEE 802.15.4a标准设计的多路收发器的中心频率生成。可编程分频器在2.6 V电源电压下的功耗为31.2 mW。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A low power programmable frequency divider intended for frequency synthesizer designed in accordance with IEEE 802.15.4a standard
A low power programmable frequency divider for IEEE 802.15.4a standard is implemented in a 0.25 μm BiCMOS process. The frequency divider architecture is based on the low power high speed triple-modulus prescaler design. The triple-modulus prescaler supports three division modes (N/N±1) via the phase switching between the output signals of the master/slave emitter-coupled logic divide-by-two stage. The novel N-1 division mode is achieved by modifying the low frequency phase selection control logic. The wide division range is achieved by cascading the prescalers. In addition, the 50% duty cycle baseband clock is derived from the divider chain. The frequency of the baseband clock is equal to 499.2 MHz regardless of the chosen center frequency (in combination with the corresponding division ratio) for the multi-channel system designed for IEEE 802.15.4a standard. The measured maximum input frequencies of the divider for each of the required division ratio prove that the presented divider satisfies the specification. The measurement results demonstrate that the presented frequency divider can be used in the frequency synthesizer for generation of the center frequencies for multi-channel transceiver designed in accordance to IEEE 802.15.4a standard. The measured power dissipation of the programmable frequency divider is equal to 31.2 mW from 2.6 V supply voltage.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信