Zhipeng Liu, Jinian Bian, Jianfeng Huang, Yunfeng Wang
{"title":"快速有效地绑定功能单元,实现低功耗设计","authors":"Zhipeng Liu, Jinian Bian, Jianfeng Huang, Yunfeng Wang","doi":"10.1109/ICASIC.2005.1611258","DOIUrl":null,"url":null,"abstract":"In this paper, we present a parallel optimizing algorithm for fast and efficiently binding the functional units in high-level synthesis, so as to minimize the power dissipations and run-times. It has been founded on the observation that different binding results will significantly affect the total number of switching activities (SW) of functional units, and further will affect the power dissipation. Also, the run-time for binding is considerable. Unlike many other previously proposed methods, our approach considers not only the minimizing of switching activities, but also the reducing of run-times for binding. Experimental results on benchmarks indicate that our designs are 11%-32% more power-efficient than the results produced by random binding. Furthermore, in terms of run-times as well as the switching activities, our approach makes an improvement on the circuit performance by 8.4% over the already existing power-optimized binding technique based on multistage graph methodology","PeriodicalId":431034,"journal":{"name":"2005 6th International Conference on ASIC","volume":"55 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-10-24","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Fast and efficiently binding of functional units for low power design\",\"authors\":\"Zhipeng Liu, Jinian Bian, Jianfeng Huang, Yunfeng Wang\",\"doi\":\"10.1109/ICASIC.2005.1611258\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, we present a parallel optimizing algorithm for fast and efficiently binding the functional units in high-level synthesis, so as to minimize the power dissipations and run-times. It has been founded on the observation that different binding results will significantly affect the total number of switching activities (SW) of functional units, and further will affect the power dissipation. Also, the run-time for binding is considerable. Unlike many other previously proposed methods, our approach considers not only the minimizing of switching activities, but also the reducing of run-times for binding. Experimental results on benchmarks indicate that our designs are 11%-32% more power-efficient than the results produced by random binding. Furthermore, in terms of run-times as well as the switching activities, our approach makes an improvement on the circuit performance by 8.4% over the already existing power-optimized binding technique based on multistage graph methodology\",\"PeriodicalId\":431034,\"journal\":{\"name\":\"2005 6th International Conference on ASIC\",\"volume\":\"55 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2005-10-24\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2005 6th International Conference on ASIC\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICASIC.2005.1611258\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2005 6th International Conference on ASIC","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICASIC.2005.1611258","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Fast and efficiently binding of functional units for low power design
In this paper, we present a parallel optimizing algorithm for fast and efficiently binding the functional units in high-level synthesis, so as to minimize the power dissipations and run-times. It has been founded on the observation that different binding results will significantly affect the total number of switching activities (SW) of functional units, and further will affect the power dissipation. Also, the run-time for binding is considerable. Unlike many other previously proposed methods, our approach considers not only the minimizing of switching activities, but also the reducing of run-times for binding. Experimental results on benchmarks indicate that our designs are 11%-32% more power-efficient than the results produced by random binding. Furthermore, in terms of run-times as well as the switching activities, our approach makes an improvement on the circuit performance by 8.4% over the already existing power-optimized binding technique based on multistage graph methodology