采用MTCMOS技术的10T全加法器性能及分析

V. Agarawal, Ravindra Shrivastava, S. Akashe
{"title":"采用MTCMOS技术的10T全加法器性能及分析","authors":"V. Agarawal, Ravindra Shrivastava, S. Akashe","doi":"10.1109/ICCN.2015.56","DOIUrl":null,"url":null,"abstract":"Full Adder performs addition and therefore in microprocessor and digital signal processor, it is used for arithmetic operation, for comparison and for access the address in memory. Improvement of this circuit would impart a greater impact on the performance of large systems where it has been employed. For improvement of power and delay performance in full adder, the 10T structure based static energy recovery type full Adder (SERF) has been utilized with MTCMOS technique at 45nm technology. MTCMOS (Multi-Threshold Complementary Metal Oxide Semiconductor) technique has been emerged as a promising and popular circuit technique for further improvement in performance (i.e. reduction in delay and power minimization) of full adder. The paper here illustrates the analysis of leakage current, active power, delay and noise with power supply of (0.7 V). The reduction in power consumption in the structure represented is computed as 90.27nW and propagation delay of 10.24ns, which significantly improves and makes the circuit more efficient and reliable. The leakage current has been reduced and lies between 1.004-1.771pA with different supply voltages from 0.5v to 0.9v. The adder has been analyzed for various parameters. All simulation results are performed with 45nm CMOS technology, 20ns access time and 0.05GHZ frequency using cadence virtuoso tool.","PeriodicalId":431743,"journal":{"name":"2015 International Conference on Communication Networks (ICCN)","volume":"38 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Performance and analysis of 10T Full Adder using MTCMOS technique\",\"authors\":\"V. Agarawal, Ravindra Shrivastava, S. Akashe\",\"doi\":\"10.1109/ICCN.2015.56\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Full Adder performs addition and therefore in microprocessor and digital signal processor, it is used for arithmetic operation, for comparison and for access the address in memory. Improvement of this circuit would impart a greater impact on the performance of large systems where it has been employed. For improvement of power and delay performance in full adder, the 10T structure based static energy recovery type full Adder (SERF) has been utilized with MTCMOS technique at 45nm technology. MTCMOS (Multi-Threshold Complementary Metal Oxide Semiconductor) technique has been emerged as a promising and popular circuit technique for further improvement in performance (i.e. reduction in delay and power minimization) of full adder. The paper here illustrates the analysis of leakage current, active power, delay and noise with power supply of (0.7 V). The reduction in power consumption in the structure represented is computed as 90.27nW and propagation delay of 10.24ns, which significantly improves and makes the circuit more efficient and reliable. The leakage current has been reduced and lies between 1.004-1.771pA with different supply voltages from 0.5v to 0.9v. The adder has been analyzed for various parameters. All simulation results are performed with 45nm CMOS technology, 20ns access time and 0.05GHZ frequency using cadence virtuoso tool.\",\"PeriodicalId\":431743,\"journal\":{\"name\":\"2015 International Conference on Communication Networks (ICCN)\",\"volume\":\"38 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 International Conference on Communication Networks (ICCN)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICCN.2015.56\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 International Conference on Communication Networks (ICCN)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCN.2015.56","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

全加器执行加法,因此在微处理器和数字信号处理器中,它用于算术运算、比较和访问存储器中的地址。该电路的改进将对已采用该电路的大型系统的性能产生更大的影响。为了提高全加法器的功率和延迟性能,将基于10T结构的静态能量回收型全加法器(SERF)与45纳米MTCMOS技术结合使用。MTCMOS(多阈值互补金属氧化物半导体)技术已成为一种有前途和流行的电路技术,以进一步提高全加法器的性能(即减少延迟和最小化功耗)。本文对(0.7 V)电源下的漏电流、有功功率、延迟和噪声进行了分析,计算得出所示结构的功耗降低为90.27nW,传播延迟为10.24ns,显著提高了电路的效率和可靠性。在0.5v ~ 0.9v的不同电源电压下,漏电流减小在1.004 ~ 1.771 pa之间。对加法器的各种参数进行了分析。所有仿真结果均采用45nm CMOS技术,20ns访问时间和0.05GHZ频率,使用cadence virtuoso工具进行。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Performance and analysis of 10T Full Adder using MTCMOS technique
Full Adder performs addition and therefore in microprocessor and digital signal processor, it is used for arithmetic operation, for comparison and for access the address in memory. Improvement of this circuit would impart a greater impact on the performance of large systems where it has been employed. For improvement of power and delay performance in full adder, the 10T structure based static energy recovery type full Adder (SERF) has been utilized with MTCMOS technique at 45nm technology. MTCMOS (Multi-Threshold Complementary Metal Oxide Semiconductor) technique has been emerged as a promising and popular circuit technique for further improvement in performance (i.e. reduction in delay and power minimization) of full adder. The paper here illustrates the analysis of leakage current, active power, delay and noise with power supply of (0.7 V). The reduction in power consumption in the structure represented is computed as 90.27nW and propagation delay of 10.24ns, which significantly improves and makes the circuit more efficient and reliable. The leakage current has been reduced and lies between 1.004-1.771pA with different supply voltages from 0.5v to 0.9v. The adder has been analyzed for various parameters. All simulation results are performed with 45nm CMOS technology, 20ns access time and 0.05GHZ frequency using cadence virtuoso tool.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信