差分多相动态链接库的设计与分析,用于抖动和功率优化

Ravi Ranjan, Anurag
{"title":"差分多相动态链接库的设计与分析,用于抖动和功率优化","authors":"Ravi Ranjan, Anurag","doi":"10.1109/RAECS.2015.7453305","DOIUrl":null,"url":null,"abstract":"Phase detector (PD) and voltage controlled delay line(VCDL) is a main element in delay locked loop (DLL), the power optimized DLL is to generate multiple time/phase delay for different applications such as signal synchronization, VLSI applications and clock and data recovery. The performance of DLL depends upon Locked time, power consumption, time jitter and lock range. The main objective of this research is to design low power consumption, less locked time and less time jitter circuit. Jitter is the randomly variation in the period and phase of the clock signal. In the recent time, increasing the clock frequency, the time period of signal becomes very small due to that amount of jitter can be tolerated. The schematic is designed and simulated in cadence virtuoso analog design environment at 90nm CMOS technology with operating frequency range 100MHz to 1GHz. At 100MHz, the rms jitter with 1V supply is 4.653ps and power consumption is 132.7μW.","PeriodicalId":256314,"journal":{"name":"2015 2nd International Conference on Recent Advances in Engineering & Computational Sciences (RAECS)","volume":"79 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Design and analysis of differential multiphase DLL for jitter and power optimization\",\"authors\":\"Ravi Ranjan, Anurag\",\"doi\":\"10.1109/RAECS.2015.7453305\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Phase detector (PD) and voltage controlled delay line(VCDL) is a main element in delay locked loop (DLL), the power optimized DLL is to generate multiple time/phase delay for different applications such as signal synchronization, VLSI applications and clock and data recovery. The performance of DLL depends upon Locked time, power consumption, time jitter and lock range. The main objective of this research is to design low power consumption, less locked time and less time jitter circuit. Jitter is the randomly variation in the period and phase of the clock signal. In the recent time, increasing the clock frequency, the time period of signal becomes very small due to that amount of jitter can be tolerated. The schematic is designed and simulated in cadence virtuoso analog design environment at 90nm CMOS technology with operating frequency range 100MHz to 1GHz. At 100MHz, the rms jitter with 1V supply is 4.653ps and power consumption is 132.7μW.\",\"PeriodicalId\":256314,\"journal\":{\"name\":\"2015 2nd International Conference on Recent Advances in Engineering & Computational Sciences (RAECS)\",\"volume\":\"79 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 2nd International Conference on Recent Advances in Engineering & Computational Sciences (RAECS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/RAECS.2015.7453305\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 2nd International Conference on Recent Advances in Engineering & Computational Sciences (RAECS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RAECS.2015.7453305","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

相位检测器(PD)和压控延迟线(VCDL)是延迟锁相环(DLL)中的主要元件,功率优化后的DLL是为信号同步、VLSI应用以及时钟和数据恢复等不同应用产生多个时间/相位延迟。DLL的性能取决于锁定时间、功耗、时间抖动和锁定范围。本研究的主要目标是设计低功耗、低锁相时间和低时间抖动的电路。抖动是时钟信号周期和相位的随机变化。在最近的时间里,增加时钟频率,由于可以容忍的抖动量,信号的时间周期变得非常小。在工作频率范围为100MHz至1GHz的90nm CMOS技术下,在cadence virtuoso模拟设计环境中对原理图进行了设计和仿真。100MHz时,1V供电时的有效值抖动为4.653ps,功耗为132.7μW。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Design and analysis of differential multiphase DLL for jitter and power optimization
Phase detector (PD) and voltage controlled delay line(VCDL) is a main element in delay locked loop (DLL), the power optimized DLL is to generate multiple time/phase delay for different applications such as signal synchronization, VLSI applications and clock and data recovery. The performance of DLL depends upon Locked time, power consumption, time jitter and lock range. The main objective of this research is to design low power consumption, less locked time and less time jitter circuit. Jitter is the randomly variation in the period and phase of the clock signal. In the recent time, increasing the clock frequency, the time period of signal becomes very small due to that amount of jitter can be tolerated. The schematic is designed and simulated in cadence virtuoso analog design environment at 90nm CMOS technology with operating frequency range 100MHz to 1GHz. At 100MHz, the rms jitter with 1V supply is 4.653ps and power consumption is 132.7μW.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信