{"title":"差分多相动态链接库的设计与分析,用于抖动和功率优化","authors":"Ravi Ranjan, Anurag","doi":"10.1109/RAECS.2015.7453305","DOIUrl":null,"url":null,"abstract":"Phase detector (PD) and voltage controlled delay line(VCDL) is a main element in delay locked loop (DLL), the power optimized DLL is to generate multiple time/phase delay for different applications such as signal synchronization, VLSI applications and clock and data recovery. The performance of DLL depends upon Locked time, power consumption, time jitter and lock range. The main objective of this research is to design low power consumption, less locked time and less time jitter circuit. Jitter is the randomly variation in the period and phase of the clock signal. In the recent time, increasing the clock frequency, the time period of signal becomes very small due to that amount of jitter can be tolerated. The schematic is designed and simulated in cadence virtuoso analog design environment at 90nm CMOS technology with operating frequency range 100MHz to 1GHz. At 100MHz, the rms jitter with 1V supply is 4.653ps and power consumption is 132.7μW.","PeriodicalId":256314,"journal":{"name":"2015 2nd International Conference on Recent Advances in Engineering & Computational Sciences (RAECS)","volume":"79 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Design and analysis of differential multiphase DLL for jitter and power optimization\",\"authors\":\"Ravi Ranjan, Anurag\",\"doi\":\"10.1109/RAECS.2015.7453305\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Phase detector (PD) and voltage controlled delay line(VCDL) is a main element in delay locked loop (DLL), the power optimized DLL is to generate multiple time/phase delay for different applications such as signal synchronization, VLSI applications and clock and data recovery. The performance of DLL depends upon Locked time, power consumption, time jitter and lock range. The main objective of this research is to design low power consumption, less locked time and less time jitter circuit. Jitter is the randomly variation in the period and phase of the clock signal. In the recent time, increasing the clock frequency, the time period of signal becomes very small due to that amount of jitter can be tolerated. The schematic is designed and simulated in cadence virtuoso analog design environment at 90nm CMOS technology with operating frequency range 100MHz to 1GHz. At 100MHz, the rms jitter with 1V supply is 4.653ps and power consumption is 132.7μW.\",\"PeriodicalId\":256314,\"journal\":{\"name\":\"2015 2nd International Conference on Recent Advances in Engineering & Computational Sciences (RAECS)\",\"volume\":\"79 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 2nd International Conference on Recent Advances in Engineering & Computational Sciences (RAECS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/RAECS.2015.7453305\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 2nd International Conference on Recent Advances in Engineering & Computational Sciences (RAECS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RAECS.2015.7453305","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Design and analysis of differential multiphase DLL for jitter and power optimization
Phase detector (PD) and voltage controlled delay line(VCDL) is a main element in delay locked loop (DLL), the power optimized DLL is to generate multiple time/phase delay for different applications such as signal synchronization, VLSI applications and clock and data recovery. The performance of DLL depends upon Locked time, power consumption, time jitter and lock range. The main objective of this research is to design low power consumption, less locked time and less time jitter circuit. Jitter is the randomly variation in the period and phase of the clock signal. In the recent time, increasing the clock frequency, the time period of signal becomes very small due to that amount of jitter can be tolerated. The schematic is designed and simulated in cadence virtuoso analog design environment at 90nm CMOS technology with operating frequency range 100MHz to 1GHz. At 100MHz, the rms jitter with 1V supply is 4.653ps and power consumption is 132.7μW.