S.R. Das, M. Sudarma, J. Liang, E. Petriu, M. Assaf, W. Jone
{"title":"响应数据压缩中的奇偶校验和VLSI电路的内置自测试","authors":"S.R. Das, M. Sudarma, J. Liang, E. Petriu, M. Assaf, W. Jone","doi":"10.1109/MWSCAS.2000.951619","DOIUrl":null,"url":null,"abstract":"It was recently suggested by Jone and Das that given a multiple-output combinational circuit, a parity bit signature for exhaustive testing of VLSI circuits can be generated by first EXORing all the outputs to produce a new output function and then feeding this resulting function to a single-output parity bit signature generator. Based on the aforesaid concepts of Jone and Das, this paper proposes a multiple-output parity bit signature for built-in self-testing of VLSI circuits using nonexhaustive or compact test sets. The feasibility of the developed approach is demonstrated by extensive simulation experiments on ISCAS 85 combinational benchmark circuits using simulation programs FSIM, ATALANTA, and COMPACTEST, showing a high fault coverage for single stuck-line faults, with low CPU simulation time, and acceptable area overhead.","PeriodicalId":437349,"journal":{"name":"Proceedings of the 43rd IEEE Midwest Symposium on Circuits and Systems (Cat.No.CH37144)","volume":"102 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2000-08-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Parity bit signature in response data compaction and built-in self-testing of VLSI circuits with compact test sets\",\"authors\":\"S.R. Das, M. Sudarma, J. Liang, E. Petriu, M. Assaf, W. Jone\",\"doi\":\"10.1109/MWSCAS.2000.951619\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"It was recently suggested by Jone and Das that given a multiple-output combinational circuit, a parity bit signature for exhaustive testing of VLSI circuits can be generated by first EXORing all the outputs to produce a new output function and then feeding this resulting function to a single-output parity bit signature generator. Based on the aforesaid concepts of Jone and Das, this paper proposes a multiple-output parity bit signature for built-in self-testing of VLSI circuits using nonexhaustive or compact test sets. The feasibility of the developed approach is demonstrated by extensive simulation experiments on ISCAS 85 combinational benchmark circuits using simulation programs FSIM, ATALANTA, and COMPACTEST, showing a high fault coverage for single stuck-line faults, with low CPU simulation time, and acceptable area overhead.\",\"PeriodicalId\":437349,\"journal\":{\"name\":\"Proceedings of the 43rd IEEE Midwest Symposium on Circuits and Systems (Cat.No.CH37144)\",\"volume\":\"102 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2000-08-08\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the 43rd IEEE Midwest Symposium on Circuits and Systems (Cat.No.CH37144)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/MWSCAS.2000.951619\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 43rd IEEE Midwest Symposium on Circuits and Systems (Cat.No.CH37144)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MWSCAS.2000.951619","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Parity bit signature in response data compaction and built-in self-testing of VLSI circuits with compact test sets
It was recently suggested by Jone and Das that given a multiple-output combinational circuit, a parity bit signature for exhaustive testing of VLSI circuits can be generated by first EXORing all the outputs to produce a new output function and then feeding this resulting function to a single-output parity bit signature generator. Based on the aforesaid concepts of Jone and Das, this paper proposes a multiple-output parity bit signature for built-in self-testing of VLSI circuits using nonexhaustive or compact test sets. The feasibility of the developed approach is demonstrated by extensive simulation experiments on ISCAS 85 combinational benchmark circuits using simulation programs FSIM, ATALANTA, and COMPACTEST, showing a high fault coverage for single stuck-line faults, with low CPU simulation time, and acceptable area overhead.