响应数据压缩中的奇偶校验和VLSI电路的内置自测试

S.R. Das, M. Sudarma, J. Liang, E. Petriu, M. Assaf, W. Jone
{"title":"响应数据压缩中的奇偶校验和VLSI电路的内置自测试","authors":"S.R. Das, M. Sudarma, J. Liang, E. Petriu, M. Assaf, W. Jone","doi":"10.1109/MWSCAS.2000.951619","DOIUrl":null,"url":null,"abstract":"It was recently suggested by Jone and Das that given a multiple-output combinational circuit, a parity bit signature for exhaustive testing of VLSI circuits can be generated by first EXORing all the outputs to produce a new output function and then feeding this resulting function to a single-output parity bit signature generator. Based on the aforesaid concepts of Jone and Das, this paper proposes a multiple-output parity bit signature for built-in self-testing of VLSI circuits using nonexhaustive or compact test sets. The feasibility of the developed approach is demonstrated by extensive simulation experiments on ISCAS 85 combinational benchmark circuits using simulation programs FSIM, ATALANTA, and COMPACTEST, showing a high fault coverage for single stuck-line faults, with low CPU simulation time, and acceptable area overhead.","PeriodicalId":437349,"journal":{"name":"Proceedings of the 43rd IEEE Midwest Symposium on Circuits and Systems (Cat.No.CH37144)","volume":"102 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2000-08-08","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Parity bit signature in response data compaction and built-in self-testing of VLSI circuits with compact test sets\",\"authors\":\"S.R. Das, M. Sudarma, J. Liang, E. Petriu, M. Assaf, W. Jone\",\"doi\":\"10.1109/MWSCAS.2000.951619\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"It was recently suggested by Jone and Das that given a multiple-output combinational circuit, a parity bit signature for exhaustive testing of VLSI circuits can be generated by first EXORing all the outputs to produce a new output function and then feeding this resulting function to a single-output parity bit signature generator. Based on the aforesaid concepts of Jone and Das, this paper proposes a multiple-output parity bit signature for built-in self-testing of VLSI circuits using nonexhaustive or compact test sets. The feasibility of the developed approach is demonstrated by extensive simulation experiments on ISCAS 85 combinational benchmark circuits using simulation programs FSIM, ATALANTA, and COMPACTEST, showing a high fault coverage for single stuck-line faults, with low CPU simulation time, and acceptable area overhead.\",\"PeriodicalId\":437349,\"journal\":{\"name\":\"Proceedings of the 43rd IEEE Midwest Symposium on Circuits and Systems (Cat.No.CH37144)\",\"volume\":\"102 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2000-08-08\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings of the 43rd IEEE Midwest Symposium on Circuits and Systems (Cat.No.CH37144)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/MWSCAS.2000.951619\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings of the 43rd IEEE Midwest Symposium on Circuits and Systems (Cat.No.CH37144)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/MWSCAS.2000.951619","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

最近,john和Das建议,给定一个多输出组合电路,可以通过首先EXORing所有输出以产生一个新的输出函数,然后将该结果函数馈送到单输出奇偶校验位签名生成器,从而生成用于VLSI电路详尽测试的奇偶校验位签名。基于Jone和Das的上述概念,本文提出了一种多输出奇偶校验位签名,用于VLSI电路的内置自测试,使用非穷举或紧凑的测试集。利用仿真程序FSIM、亚特兰大和COMPACTEST对ISCAS 85组合基准电路进行了广泛的仿真实验,证明了所开发方法的可行性,显示出单卡线故障的高故障覆盖率,CPU仿真时间低,可接受的面积开销。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Parity bit signature in response data compaction and built-in self-testing of VLSI circuits with compact test sets
It was recently suggested by Jone and Das that given a multiple-output combinational circuit, a parity bit signature for exhaustive testing of VLSI circuits can be generated by first EXORing all the outputs to produce a new output function and then feeding this resulting function to a single-output parity bit signature generator. Based on the aforesaid concepts of Jone and Das, this paper proposes a multiple-output parity bit signature for built-in self-testing of VLSI circuits using nonexhaustive or compact test sets. The feasibility of the developed approach is demonstrated by extensive simulation experiments on ISCAS 85 combinational benchmark circuits using simulation programs FSIM, ATALANTA, and COMPACTEST, showing a high fault coverage for single stuck-line faults, with low CPU simulation time, and acceptable area overhead.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信