一种有效的降低泄漏功率的设计技术

N. Raj, R. Lorenzo
{"title":"一种有效的降低泄漏功率的设计技术","authors":"N. Raj, R. Lorenzo","doi":"10.1109/SCEECS.2012.6184722","DOIUrl":null,"url":null,"abstract":"Now a day's low power Design is a essential requirement for This electronic document is a “live” template. The various components of your paper [title, text, heads, etc.] are already defined on the style hardware implementation. Technology moving into deep submicron region causes increase in leakage power. MTCMOS is promising technique for reducing leakage power but use of this technique results in delay overhead in active mode and data retention problem for sequential circuit. This paper propose a design technique for reducing the leakage power and data loss problem during sleep mode. Simulation results show that reduction in leakage power while preserving the state of the circuit.","PeriodicalId":372799,"journal":{"name":"2012 IEEE Students' Conference on Electrical, Electronics and Computer Science","volume":"21 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-03-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":"{\"title\":\"An effective design technique to reduce leakage power\",\"authors\":\"N. Raj, R. Lorenzo\",\"doi\":\"10.1109/SCEECS.2012.6184722\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Now a day's low power Design is a essential requirement for This electronic document is a “live” template. The various components of your paper [title, text, heads, etc.] are already defined on the style hardware implementation. Technology moving into deep submicron region causes increase in leakage power. MTCMOS is promising technique for reducing leakage power but use of this technique results in delay overhead in active mode and data retention problem for sequential circuit. This paper propose a design technique for reducing the leakage power and data loss problem during sleep mode. Simulation results show that reduction in leakage power while preserving the state of the circuit.\",\"PeriodicalId\":372799,\"journal\":{\"name\":\"2012 IEEE Students' Conference on Electrical, Electronics and Computer Science\",\"volume\":\"21 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-03-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"6\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 IEEE Students' Conference on Electrical, Electronics and Computer Science\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SCEECS.2012.6184722\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 IEEE Students' Conference on Electrical, Electronics and Computer Science","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SCEECS.2012.6184722","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 6

摘要

现在一天的低功耗设计是必不可少的要求,这种电子文档是一个“活”的模板。论文的各个组成部分(标题、正文、标题等)已经在样式硬件实现上定义好了。技术向深亚微米区域移动导致漏功率增大。MTCMOS技术是一种很有前途的降低泄漏功率的技术,但这种技术的使用会导致有源模式下的延迟开销和顺序电路的数据保留问题。本文提出了一种减少休眠模式下的漏电和数据丢失问题的设计方法。仿真结果表明,该方法在保持电路状态的同时降低了漏功率。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
An effective design technique to reduce leakage power
Now a day's low power Design is a essential requirement for This electronic document is a “live” template. The various components of your paper [title, text, heads, etc.] are already defined on the style hardware implementation. Technology moving into deep submicron region causes increase in leakage power. MTCMOS is promising technique for reducing leakage power but use of this technique results in delay overhead in active mode and data retention problem for sequential circuit. This paper propose a design technique for reducing the leakage power and data loss problem during sleep mode. Simulation results show that reduction in leakage power while preserving the state of the circuit.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信