{"title":"一种有效的降低泄漏功率的设计技术","authors":"N. Raj, R. Lorenzo","doi":"10.1109/SCEECS.2012.6184722","DOIUrl":null,"url":null,"abstract":"Now a day's low power Design is a essential requirement for This electronic document is a “live” template. The various components of your paper [title, text, heads, etc.] are already defined on the style hardware implementation. Technology moving into deep submicron region causes increase in leakage power. MTCMOS is promising technique for reducing leakage power but use of this technique results in delay overhead in active mode and data retention problem for sequential circuit. This paper propose a design technique for reducing the leakage power and data loss problem during sleep mode. Simulation results show that reduction in leakage power while preserving the state of the circuit.","PeriodicalId":372799,"journal":{"name":"2012 IEEE Students' Conference on Electrical, Electronics and Computer Science","volume":"21 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-03-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"6","resultStr":"{\"title\":\"An effective design technique to reduce leakage power\",\"authors\":\"N. Raj, R. Lorenzo\",\"doi\":\"10.1109/SCEECS.2012.6184722\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Now a day's low power Design is a essential requirement for This electronic document is a “live” template. The various components of your paper [title, text, heads, etc.] are already defined on the style hardware implementation. Technology moving into deep submicron region causes increase in leakage power. MTCMOS is promising technique for reducing leakage power but use of this technique results in delay overhead in active mode and data retention problem for sequential circuit. This paper propose a design technique for reducing the leakage power and data loss problem during sleep mode. Simulation results show that reduction in leakage power while preserving the state of the circuit.\",\"PeriodicalId\":372799,\"journal\":{\"name\":\"2012 IEEE Students' Conference on Electrical, Electronics and Computer Science\",\"volume\":\"21 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-03-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"6\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 IEEE Students' Conference on Electrical, Electronics and Computer Science\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SCEECS.2012.6184722\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 IEEE Students' Conference on Electrical, Electronics and Computer Science","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SCEECS.2012.6184722","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
An effective design technique to reduce leakage power
Now a day's low power Design is a essential requirement for This electronic document is a “live” template. The various components of your paper [title, text, heads, etc.] are already defined on the style hardware implementation. Technology moving into deep submicron region causes increase in leakage power. MTCMOS is promising technique for reducing leakage power but use of this technique results in delay overhead in active mode and data retention problem for sequential circuit. This paper propose a design technique for reducing the leakage power and data loss problem during sleep mode. Simulation results show that reduction in leakage power while preserving the state of the circuit.