Kwang-Il Oh, L. Kim, Kwang-il Park, Young-Hyun Jun, Kinam Kim
{"title":"具有串扰抑制方案的5gb /s/引脚DDR存储接口收发器","authors":"Kwang-Il Oh, L. Kim, Kwang-il Park, Young-Hyun Jun, Kinam Kim","doi":"10.1109/CICC.2008.4672166","DOIUrl":null,"url":null,"abstract":"A 5-Gb/s/pin transceiver for DDR memory interface is proposed with a crosstalk suppression scheme. The proposed transceiver implements a staggered memory bus topology and a glitch canceller to suppress crosstalk-induced distortions in a memory channel. The transceiver is implemented using 0.18 mum CMOS process and operates at 5-Gb/s. The results demonstrate widened eye diagram and lower bit error rate. The eye width and height of the proposed scheme increases 28.3% and 11.1% compared to the conventional memory transceiver, respectively. The p-p jitter of output data is 52.82-ps.","PeriodicalId":286154,"journal":{"name":"2008 IEEE Custom Integrated Circuits Conference","volume":"22 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-11-17","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":"{\"title\":\"A 5-Gb/s/pin transceiver for DDR memory interface with a crosstalk suppression scheme\",\"authors\":\"Kwang-Il Oh, L. Kim, Kwang-il Park, Young-Hyun Jun, Kinam Kim\",\"doi\":\"10.1109/CICC.2008.4672166\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A 5-Gb/s/pin transceiver for DDR memory interface is proposed with a crosstalk suppression scheme. The proposed transceiver implements a staggered memory bus topology and a glitch canceller to suppress crosstalk-induced distortions in a memory channel. The transceiver is implemented using 0.18 mum CMOS process and operates at 5-Gb/s. The results demonstrate widened eye diagram and lower bit error rate. The eye width and height of the proposed scheme increases 28.3% and 11.1% compared to the conventional memory transceiver, respectively. The p-p jitter of output data is 52.82-ps.\",\"PeriodicalId\":286154,\"journal\":{\"name\":\"2008 IEEE Custom Integrated Circuits Conference\",\"volume\":\"22 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-11-17\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"7\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 IEEE Custom Integrated Circuits Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/CICC.2008.4672166\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 IEEE Custom Integrated Circuits Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/CICC.2008.4672166","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 7
摘要
提出了一种采用串扰抑制方案的5gb /s/引脚DDR存储接口收发器。所提出的收发器实现了交错存储器总线拓扑和故障消除器,以抑制存储器通道中串扰引起的失真。收发器采用0.18 μ m CMOS工艺实现,工作速度为5gb /s。结果表明,眼图变宽,误码率降低。与传统存储收发器相比,该方案的眼宽和眼高分别提高了28.3%和11.1%。输出数据的p-p抖动为52.82-ps。
A 5-Gb/s/pin transceiver for DDR memory interface with a crosstalk suppression scheme
A 5-Gb/s/pin transceiver for DDR memory interface is proposed with a crosstalk suppression scheme. The proposed transceiver implements a staggered memory bus topology and a glitch canceller to suppress crosstalk-induced distortions in a memory channel. The transceiver is implemented using 0.18 mum CMOS process and operates at 5-Gb/s. The results demonstrate widened eye diagram and lower bit error rate. The eye width and height of the proposed scheme increases 28.3% and 11.1% compared to the conventional memory transceiver, respectively. The p-p jitter of output data is 52.82-ps.