F. Miyaji, T. Emort, Y. Matsuyama, Y. Kanaishi, K. Senoh, Y. Hagiwara
{"title":"一种用于Mbit SRAM的多比特测试触发电路","authors":"F. Miyaji, T. Emort, Y. Matsuyama, Y. Kanaishi, K. Senoh, Y. Hagiwara","doi":"10.1109/VLSIC.1989.1037497","DOIUrl":null,"url":null,"abstract":"In recent years, the memory bit density of SRAM's becomes higher and higher. On the other hand, the testing time which is composed of DC parametric and AC functional tests becomes longer and longer. The AC test time increases in proportion to the memory bit density vhen N-test patterns are used. Therefore, the testing time of 4Mb SRAM is quadruple compared with that of 1Mb SRAM's in the case of the same bit organizations. It is very serious problem to spend long testing time in mass production. Therefore, the test modes for reduction of the testing time have been developed 111-[3l. But Multi Bit Test (MET) trigger circuit for SRAM's has not been developed in the case of the no extra NC (Non Connection)pin package. This paper will present a MBT trigger circuit for Mbit SRAH's having no extra NC pin package.","PeriodicalId":136228,"journal":{"name":"Symposium 1989 on VLSI Circuits","volume":"18 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1989-05-25","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"A multi bit test trigger circuit for Mbit SRAM's\",\"authors\":\"F. Miyaji, T. Emort, Y. Matsuyama, Y. Kanaishi, K. Senoh, Y. Hagiwara\",\"doi\":\"10.1109/VLSIC.1989.1037497\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In recent years, the memory bit density of SRAM's becomes higher and higher. On the other hand, the testing time which is composed of DC parametric and AC functional tests becomes longer and longer. The AC test time increases in proportion to the memory bit density vhen N-test patterns are used. Therefore, the testing time of 4Mb SRAM is quadruple compared with that of 1Mb SRAM's in the case of the same bit organizations. It is very serious problem to spend long testing time in mass production. Therefore, the test modes for reduction of the testing time have been developed 111-[3l. But Multi Bit Test (MET) trigger circuit for SRAM's has not been developed in the case of the no extra NC (Non Connection)pin package. This paper will present a MBT trigger circuit for Mbit SRAH's having no extra NC pin package.\",\"PeriodicalId\":136228,\"journal\":{\"name\":\"Symposium 1989 on VLSI Circuits\",\"volume\":\"18 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1989-05-25\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Symposium 1989 on VLSI Circuits\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/VLSIC.1989.1037497\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Symposium 1989 on VLSI Circuits","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VLSIC.1989.1037497","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
In recent years, the memory bit density of SRAM's becomes higher and higher. On the other hand, the testing time which is composed of DC parametric and AC functional tests becomes longer and longer. The AC test time increases in proportion to the memory bit density vhen N-test patterns are used. Therefore, the testing time of 4Mb SRAM is quadruple compared with that of 1Mb SRAM's in the case of the same bit organizations. It is very serious problem to spend long testing time in mass production. Therefore, the test modes for reduction of the testing time have been developed 111-[3l. But Multi Bit Test (MET) trigger circuit for SRAM's has not been developed in the case of the no extra NC (Non Connection)pin package. This paper will present a MBT trigger circuit for Mbit SRAH's having no extra NC pin package.