DDR2-3接口全数字脉冲乘法DLL加固设计

C. Ramamurthy, L. Clark
{"title":"DDR2-3接口全数字脉冲乘法DLL加固设计","authors":"C. Ramamurthy, L. Clark","doi":"10.1109/RADECS.2017.8696144","DOIUrl":null,"url":null,"abstract":"This abstract proposes a novel radiation hardened all-digital multiplying delay locked loop. The design uses pulse-clocking to create a high frequency clock for use in DDR2 and DDR3 data recovery and transmit without intermediate frequency generation. Implementation on a 55 nm low standby power process, can achieve DDR3-800 speeds at all corners with a peak to peak jitter of 22 ps. The energy dissipation is 14 pJ/MHz in active mode and 1.65 pJ/MHz in low-power standby mode. The full block area is 0.11 mm2. Control and filter circuits use a proven interleaved automated placement and routing providing full triple mode redundant domain separation for multiple critical node collection immunity.","PeriodicalId":223580,"journal":{"name":"2017 17th European Conference on Radiation and Its Effects on Components and Systems (RADECS)","volume":"14 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2017-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Hardened By Design All-Digital Pulsed Multiplying DLL for DDR2-3 Interfaces\",\"authors\":\"C. Ramamurthy, L. Clark\",\"doi\":\"10.1109/RADECS.2017.8696144\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This abstract proposes a novel radiation hardened all-digital multiplying delay locked loop. The design uses pulse-clocking to create a high frequency clock for use in DDR2 and DDR3 data recovery and transmit without intermediate frequency generation. Implementation on a 55 nm low standby power process, can achieve DDR3-800 speeds at all corners with a peak to peak jitter of 22 ps. The energy dissipation is 14 pJ/MHz in active mode and 1.65 pJ/MHz in low-power standby mode. The full block area is 0.11 mm2. Control and filter circuits use a proven interleaved automated placement and routing providing full triple mode redundant domain separation for multiple critical node collection immunity.\",\"PeriodicalId\":223580,\"journal\":{\"name\":\"2017 17th European Conference on Radiation and Its Effects on Components and Systems (RADECS)\",\"volume\":\"14 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2017-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2017 17th European Conference on Radiation and Its Effects on Components and Systems (RADECS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/RADECS.2017.8696144\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2017 17th European Conference on Radiation and Its Effects on Components and Systems (RADECS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RADECS.2017.8696144","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

提出了一种新型的抗辐射全数字倍增延时锁环。该设计使用脉冲时钟创建一个高频时钟,用于DDR2和DDR3数据的恢复和传输,而不产生中频。在55 nm低待机功耗工艺上实现,DDR3-800在各个角落都可以实现速度,峰值抖动为22 ps。在主动模式下功耗为14 pJ/MHz,在低功耗待机模式下功耗为1.65 pJ/MHz。整块面积为0.11 mm2。控制和滤波电路使用经过验证的交错自动放置和路由,为多个关键节点收集免疫提供完整的三模式冗余域分离。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Hardened By Design All-Digital Pulsed Multiplying DLL for DDR2-3 Interfaces
This abstract proposes a novel radiation hardened all-digital multiplying delay locked loop. The design uses pulse-clocking to create a high frequency clock for use in DDR2 and DDR3 data recovery and transmit without intermediate frequency generation. Implementation on a 55 nm low standby power process, can achieve DDR3-800 speeds at all corners with a peak to peak jitter of 22 ps. The energy dissipation is 14 pJ/MHz in active mode and 1.65 pJ/MHz in low-power standby mode. The full block area is 0.11 mm2. Control and filter circuits use a proven interleaved automated placement and routing providing full triple mode redundant domain separation for multiple critical node collection immunity.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信