SOI四栅极晶体管的三维建模

S. Sayed, M. I. Hossain, Rezwanul Huq, M. Z. R. Khan
{"title":"SOI四栅极晶体管的三维建模","authors":"S. Sayed, M. I. Hossain, Rezwanul Huq, M. Z. R. Khan","doi":"10.1109/NMDC.2010.5652434","DOIUrl":null,"url":null,"abstract":"A mathematical model is developed to determine the 3-D potential distribution of a fully-depleted silicon-on-insulator (SOI) four-gate transistor (G4-FET). The potential distributions along the channel and between the junction-gates are assumed to be parabolic due to short channel effect. Using these two assumptions, the 3-D potential distribution model is developed. From the 3-D model, expression for threshold voltage is derived considering all possible charge conditions at the back surface. The proposed models successfully correlate the effect of all four gates and consider the impact of channel length, drain voltage and other device dimensions.","PeriodicalId":423557,"journal":{"name":"2010 IEEE Nanotechnology Materials and Devices Conference","volume":"7 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2010-12-03","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"7","resultStr":"{\"title\":\"Three dimensional modeling of SOI four gate transistors\",\"authors\":\"S. Sayed, M. I. Hossain, Rezwanul Huq, M. Z. R. Khan\",\"doi\":\"10.1109/NMDC.2010.5652434\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A mathematical model is developed to determine the 3-D potential distribution of a fully-depleted silicon-on-insulator (SOI) four-gate transistor (G4-FET). The potential distributions along the channel and between the junction-gates are assumed to be parabolic due to short channel effect. Using these two assumptions, the 3-D potential distribution model is developed. From the 3-D model, expression for threshold voltage is derived considering all possible charge conditions at the back surface. The proposed models successfully correlate the effect of all four gates and consider the impact of channel length, drain voltage and other device dimensions.\",\"PeriodicalId\":423557,\"journal\":{\"name\":\"2010 IEEE Nanotechnology Materials and Devices Conference\",\"volume\":\"7 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2010-12-03\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"7\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2010 IEEE Nanotechnology Materials and Devices Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/NMDC.2010.5652434\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2010 IEEE Nanotechnology Materials and Devices Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/NMDC.2010.5652434","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 7

摘要

建立了一个数学模型来确定完全耗尽绝缘体上硅(SOI)四栅极晶体管(G4-FET)的三维电位分布。由于短沟道效应,假设沿沟道和结门之间的电势分布呈抛物线分布。利用这两个假设,建立了三维电位分布模型。从三维模型出发,推导了考虑后表面所有可能电荷条件的阈值电压表达式。所提出的模型成功地关联了所有四个栅极的影响,并考虑了通道长度、漏极电压和其他器件尺寸的影响。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Three dimensional modeling of SOI four gate transistors
A mathematical model is developed to determine the 3-D potential distribution of a fully-depleted silicon-on-insulator (SOI) four-gate transistor (G4-FET). The potential distributions along the channel and between the junction-gates are assumed to be parabolic due to short channel effect. Using these two assumptions, the 3-D potential distribution model is developed. From the 3-D model, expression for threshold voltage is derived considering all possible charge conditions at the back surface. The proposed models successfully correlate the effect of all four gates and consider the impact of channel length, drain voltage and other device dimensions.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信