了解高k沉积后退火温度对FinFET可靠性的影响-权衡,优化和缓解

P. Srinivasan, R. Ranjan, S. Cimino, B. Kannan, M. Zhu
{"title":"了解高k沉积后退火温度对FinFET可靠性的影响-权衡,优化和缓解","authors":"P. Srinivasan, R. Ranjan, S. Cimino, B. Kannan, M. Zhu","doi":"10.1109/EDTM.2018.8421480","DOIUrl":null,"url":null,"abstract":"The impact of high-k (HK) PDA anneal temperature (T) on FinFET reliability is studied comprehensively. Reducing the anneal temperature improves performance, but degrades BTI, HCI and TDDB. For BTI, the prefactor increases and voltage acceleration reduces for lower temperature, while time slopes remain unchanged. Reducing anneal temperature increases charge trapping behavior. For TDDB, voltage acceleration shows weak modulation to anneal temperature. HCI degrades due to lower anneal temperature for PFET. The underlying physical mechanism is correlated to IL thickness and HK crystallinity. Mitigation by post gate stack thermal budget optimization is presented.","PeriodicalId":418495,"journal":{"name":"2018 IEEE 2nd Electron Devices Technology and Manufacturing Conference (EDTM)","volume":"25 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-03-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"5","resultStr":"{\"title\":\"Understanding the impact of High-k Post Deposition Anneal Temperature on FinFET Reliability – Trade-offs, optimization and mitigation\",\"authors\":\"P. Srinivasan, R. Ranjan, S. Cimino, B. Kannan, M. Zhu\",\"doi\":\"10.1109/EDTM.2018.8421480\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The impact of high-k (HK) PDA anneal temperature (T) on FinFET reliability is studied comprehensively. Reducing the anneal temperature improves performance, but degrades BTI, HCI and TDDB. For BTI, the prefactor increases and voltage acceleration reduces for lower temperature, while time slopes remain unchanged. Reducing anneal temperature increases charge trapping behavior. For TDDB, voltage acceleration shows weak modulation to anneal temperature. HCI degrades due to lower anneal temperature for PFET. The underlying physical mechanism is correlated to IL thickness and HK crystallinity. Mitigation by post gate stack thermal budget optimization is presented.\",\"PeriodicalId\":418495,\"journal\":{\"name\":\"2018 IEEE 2nd Electron Devices Technology and Manufacturing Conference (EDTM)\",\"volume\":\"25 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-03-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"5\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 IEEE 2nd Electron Devices Technology and Manufacturing Conference (EDTM)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/EDTM.2018.8421480\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 IEEE 2nd Electron Devices Technology and Manufacturing Conference (EDTM)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/EDTM.2018.8421480","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 5

摘要

全面研究了高k (HK) PDA退火温度(T)对FinFET可靠性的影响。降低退火温度可以提高性能,但会降低BTI、HCI和TDDB。对于BTI,温度越低,预因子增大,电压加速度减小,而时间斜率保持不变。降低退火温度增加电荷捕获行为。对于TDDB,电压加速对退火温度有微弱的调制作用。由于pet的退火温度较低,HCI会降解。潜在的物理机制与IL厚度和HK结晶度有关。提出了栅极堆热预算优化的缓解方法。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Understanding the impact of High-k Post Deposition Anneal Temperature on FinFET Reliability – Trade-offs, optimization and mitigation
The impact of high-k (HK) PDA anneal temperature (T) on FinFET reliability is studied comprehensively. Reducing the anneal temperature improves performance, but degrades BTI, HCI and TDDB. For BTI, the prefactor increases and voltage acceleration reduces for lower temperature, while time slopes remain unchanged. Reducing anneal temperature increases charge trapping behavior. For TDDB, voltage acceleration shows weak modulation to anneal temperature. HCI degrades due to lower anneal temperature for PFET. The underlying physical mechanism is correlated to IL thickness and HK crystallinity. Mitigation by post gate stack thermal budget optimization is presented.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信