MPEG-4编码器全搜索块匹配运动估计电路的混合结构

Jaeoh Shim, Seonyoung Lee, Kyeongsoon Cho
{"title":"MPEG-4编码器全搜索块匹配运动估计电路的混合结构","authors":"Jaeoh Shim, Seonyoung Lee, Kyeongsoon Cho","doi":"10.1109/SOCDC.2008.4815613","DOIUrl":null,"url":null,"abstract":"This paper presents the hybrid architecture of full-search block-matching motion estimation circuit for MPEG-4 encoder. The proposed hybrid architecture requires smaller number of clock cycles and circuit resources compared to other approaches. In order to reduce the number of clock cycles, we use several techniques such as data reuse, pipelining and parallel structure. We reduce the circuit resources by the use of partial tree-structure. We described the RTL circuit in Verilog HDL and synthesized the gate-level crcuit using 130 nm standard cel library. The synthesized circuit is composed of 192,772 logic gates and can process 94 D1 (720 times 480) image frame per second.","PeriodicalId":405078,"journal":{"name":"2008 International SoC Design Conference","volume":"25 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-11-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Hybrid architecture of full-search block-matching motion estimation circuit for MPEG-4 encoder\",\"authors\":\"Jaeoh Shim, Seonyoung Lee, Kyeongsoon Cho\",\"doi\":\"10.1109/SOCDC.2008.4815613\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper presents the hybrid architecture of full-search block-matching motion estimation circuit for MPEG-4 encoder. The proposed hybrid architecture requires smaller number of clock cycles and circuit resources compared to other approaches. In order to reduce the number of clock cycles, we use several techniques such as data reuse, pipelining and parallel structure. We reduce the circuit resources by the use of partial tree-structure. We described the RTL circuit in Verilog HDL and synthesized the gate-level crcuit using 130 nm standard cel library. The synthesized circuit is composed of 192,772 logic gates and can process 94 D1 (720 times 480) image frame per second.\",\"PeriodicalId\":405078,\"journal\":{\"name\":\"2008 International SoC Design Conference\",\"volume\":\"25 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-11-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 International SoC Design Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SOCDC.2008.4815613\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 International SoC Design Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SOCDC.2008.4815613","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

提出了一种用于MPEG-4编码器的全搜索块匹配运动估计电路的混合结构。与其他方法相比,所提出的混合架构需要更少的时钟周期和电路资源。为了减少时钟周期,我们采用了数据重用、流水线和并行结构等技术。我们利用部分树状结构减少了电路资源。我们用Verilog HDL语言描述了RTL电路,并使用130 nm标准细胞库合成了门级电路。该合成电路由192772个逻辑门组成,每秒可处理94 D1 (720 × 480)图像帧。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Hybrid architecture of full-search block-matching motion estimation circuit for MPEG-4 encoder
This paper presents the hybrid architecture of full-search block-matching motion estimation circuit for MPEG-4 encoder. The proposed hybrid architecture requires smaller number of clock cycles and circuit resources compared to other approaches. In order to reduce the number of clock cycles, we use several techniques such as data reuse, pipelining and parallel structure. We reduce the circuit resources by the use of partial tree-structure. We described the RTL circuit in Verilog HDL and synthesized the gate-level crcuit using 130 nm standard cel library. The synthesized circuit is composed of 192,772 logic gates and can process 94 D1 (720 times 480) image frame per second.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信