{"title":"宽带网络子系统的VLSI ATM单元处理器","authors":"J. J. Hickey","doi":"10.1109/HPCS.1992.759219","DOIUrl":null,"url":null,"abstract":"Broadband networks are designed for high-bandwidth time-sensitive traffic at speeds more than 10 times the speed of networks today. These speeds place extraordinary stress on the network sabsystems. Typically, subsystems designed for use in the broadband network make use of specialized hardware to provide necessary throughput. Such hardware is usually very restrictive in the types of traffic it can handle. New traffic types often requires changes in the hardware, which increases the cost and design time. To generalize the network interface hardware, we designed a special purpose experimental RISC processor in VLSI with an optimized instruction set, and on-board network communication interfaces. Network data are processed entirely on-chip under the control the the processing unit. The number of traffic types that can be handled is limited only by the time it takes to process the traffic type. This processor is intended for use in experimental broadband networks at speeds of 155-622 Mbps.","PeriodicalId":274790,"journal":{"name":"IEEE Workshop on the Architecture and Implementation of High Performance Communication Subsystems","volume":"13 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1992-02-17","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A VLSI ATM Cell Processor for Broadband Network Subsystems\",\"authors\":\"J. J. Hickey\",\"doi\":\"10.1109/HPCS.1992.759219\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"Broadband networks are designed for high-bandwidth time-sensitive traffic at speeds more than 10 times the speed of networks today. These speeds place extraordinary stress on the network sabsystems. Typically, subsystems designed for use in the broadband network make use of specialized hardware to provide necessary throughput. Such hardware is usually very restrictive in the types of traffic it can handle. New traffic types often requires changes in the hardware, which increases the cost and design time. To generalize the network interface hardware, we designed a special purpose experimental RISC processor in VLSI with an optimized instruction set, and on-board network communication interfaces. Network data are processed entirely on-chip under the control the the processing unit. The number of traffic types that can be handled is limited only by the time it takes to process the traffic type. This processor is intended for use in experimental broadband networks at speeds of 155-622 Mbps.\",\"PeriodicalId\":274790,\"journal\":{\"name\":\"IEEE Workshop on the Architecture and Implementation of High Performance Communication Subsystems\",\"volume\":\"13 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1992-02-17\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"IEEE Workshop on the Architecture and Implementation of High Performance Communication Subsystems\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/HPCS.1992.759219\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE Workshop on the Architecture and Implementation of High Performance Communication Subsystems","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/HPCS.1992.759219","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
A VLSI ATM Cell Processor for Broadband Network Subsystems
Broadband networks are designed for high-bandwidth time-sensitive traffic at speeds more than 10 times the speed of networks today. These speeds place extraordinary stress on the network sabsystems. Typically, subsystems designed for use in the broadband network make use of specialized hardware to provide necessary throughput. Such hardware is usually very restrictive in the types of traffic it can handle. New traffic types often requires changes in the hardware, which increases the cost and design time. To generalize the network interface hardware, we designed a special purpose experimental RISC processor in VLSI with an optimized instruction set, and on-board network communication interfaces. Network data are processed entirely on-chip under the control the the processing unit. The number of traffic types that can be handled is limited only by the time it takes to process the traffic type. This processor is intended for use in experimental broadband networks at speeds of 155-622 Mbps.