利用SMT求解FPGA详细路由约束

M. Safar, A. Salem
{"title":"利用SMT求解FPGA详细路由约束","authors":"M. Safar, A. Salem","doi":"10.1109/ICECS.2015.7440391","DOIUrl":null,"url":null,"abstract":"In this paper, we present a new approach for solving the FPGA detailed routing problem using Satisfiability Modulo Theories (SMT). SMT allows problem formulation in richer first-order logic fragments. The detailed routing constraints are directly mapped to a chain of the standard SMT-LIB2 assertions of equality and inequality predicates. The SMT formulation eliminates the need to encode the net track segments into Boolean variables and to decode the routing solution. Moreover, it is independent of the channel width. Using SMT assertion stack capabilities, the detailed routing problem can be explored for various FPGA architecture models with different routing resources capabilities without the need to reformulate the whole constraints. SMT capability for solving objective functions is utilized to find the optimal minimum channel width. Experimental results show that the proposed SMT-based approach provides higher modeling flexibility and execution speedup compared to the SAT-based approach.","PeriodicalId":215448,"journal":{"name":"2015 IEEE International Conference on Electronics, Circuits, and Systems (ICECS)","volume":"45 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-12-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Solving constraints in FPGA detailed routing using SMT\",\"authors\":\"M. Safar, A. Salem\",\"doi\":\"10.1109/ICECS.2015.7440391\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, we present a new approach for solving the FPGA detailed routing problem using Satisfiability Modulo Theories (SMT). SMT allows problem formulation in richer first-order logic fragments. The detailed routing constraints are directly mapped to a chain of the standard SMT-LIB2 assertions of equality and inequality predicates. The SMT formulation eliminates the need to encode the net track segments into Boolean variables and to decode the routing solution. Moreover, it is independent of the channel width. Using SMT assertion stack capabilities, the detailed routing problem can be explored for various FPGA architecture models with different routing resources capabilities without the need to reformulate the whole constraints. SMT capability for solving objective functions is utilized to find the optimal minimum channel width. Experimental results show that the proposed SMT-based approach provides higher modeling flexibility and execution speedup compared to the SAT-based approach.\",\"PeriodicalId\":215448,\"journal\":{\"name\":\"2015 IEEE International Conference on Electronics, Circuits, and Systems (ICECS)\",\"volume\":\"45 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-12-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 IEEE International Conference on Electronics, Circuits, and Systems (ICECS)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICECS.2015.7440391\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 IEEE International Conference on Electronics, Circuits, and Systems (ICECS)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICECS.2015.7440391","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

本文提出了一种利用可满足模理论(Satisfiability Modulo Theories, SMT)解决FPGA详细路由问题的新方法。SMT允许在更丰富的一阶逻辑片段中表述问题。详细的路由约束直接映射到等式和不等式谓词的标准SMT-LIB2断言链。SMT公式消除了将网络轨道段编码为布尔变量和解码路由解决方案的需要。此外,它与通道宽度无关。使用SMT断言堆栈功能,可以探索具有不同路由资源功能的各种FPGA体系结构模型的详细路由问题,而无需重新制定整个约束。利用SMT求解目标函数的能力,求出最优最小信道宽度。实验结果表明,与基于sat的方法相比,基于smt的方法具有更高的建模灵活性和执行速度。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Solving constraints in FPGA detailed routing using SMT
In this paper, we present a new approach for solving the FPGA detailed routing problem using Satisfiability Modulo Theories (SMT). SMT allows problem formulation in richer first-order logic fragments. The detailed routing constraints are directly mapped to a chain of the standard SMT-LIB2 assertions of equality and inequality predicates. The SMT formulation eliminates the need to encode the net track segments into Boolean variables and to decode the routing solution. Moreover, it is independent of the channel width. Using SMT assertion stack capabilities, the detailed routing problem can be explored for various FPGA architecture models with different routing resources capabilities without the need to reformulate the whole constraints. SMT capability for solving objective functions is utilized to find the optimal minimum channel width. Experimental results show that the proposed SMT-based approach provides higher modeling flexibility and execution speedup compared to the SAT-based approach.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信