{"title":"从信号处理和系统的角度分析了一类直接采样接收机的结构","authors":"C. Schultz, P. Hillger","doi":"10.1109/SSD.2014.6808756","DOIUrl":null,"url":null,"abstract":"A class of radio frequency (RF) sampling receiver architectures has been in the focus of research in the past, as it proved to be competitive in the key performance metrics to analog RF architectures. In a first step this paper derives a generalized signal flow representation to describe this class of receivers. In a next step the parameters of the signal domain are mapped back to the circuit domain to estimate the cost of a realization. In a last step the parasitic features of a circuit representation are taken into account, resulting in an overview over the system design space that can be covered with this class of architectures. Validation of signal theoretical model to circuit representation is done by transistor level simulation in a 65 nm environment.","PeriodicalId":168063,"journal":{"name":"2014 IEEE 11th International Multi-Conference on Systems, Signals & Devices (SSD14)","volume":"372 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-05-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Analysis of a class of direct sampling receiver architectures from signal processing and system perspective\",\"authors\":\"C. Schultz, P. Hillger\",\"doi\":\"10.1109/SSD.2014.6808756\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A class of radio frequency (RF) sampling receiver architectures has been in the focus of research in the past, as it proved to be competitive in the key performance metrics to analog RF architectures. In a first step this paper derives a generalized signal flow representation to describe this class of receivers. In a next step the parameters of the signal domain are mapped back to the circuit domain to estimate the cost of a realization. In a last step the parasitic features of a circuit representation are taken into account, resulting in an overview over the system design space that can be covered with this class of architectures. Validation of signal theoretical model to circuit representation is done by transistor level simulation in a 65 nm environment.\",\"PeriodicalId\":168063,\"journal\":{\"name\":\"2014 IEEE 11th International Multi-Conference on Systems, Signals & Devices (SSD14)\",\"volume\":\"372 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-05-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2014 IEEE 11th International Multi-Conference on Systems, Signals & Devices (SSD14)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/SSD.2014.6808756\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 IEEE 11th International Multi-Conference on Systems, Signals & Devices (SSD14)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/SSD.2014.6808756","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Analysis of a class of direct sampling receiver architectures from signal processing and system perspective
A class of radio frequency (RF) sampling receiver architectures has been in the focus of research in the past, as it proved to be competitive in the key performance metrics to analog RF architectures. In a first step this paper derives a generalized signal flow representation to describe this class of receivers. In a next step the parameters of the signal domain are mapped back to the circuit domain to estimate the cost of a realization. In a last step the parasitic features of a circuit representation are taken into account, resulting in an overview over the system design space that can be covered with this class of architectures. Validation of signal theoretical model to circuit representation is done by transistor level simulation in a 65 nm environment.