多层金属化中rc寄生过程的仿真与实验

E. W. Scheckler, D. E. Lyons, A. Neureuther, W. Oldham
{"title":"多层金属化中rc寄生过程的仿真与实验","authors":"E. W. Scheckler, D. E. Lyons, A. Neureuther, W. Oldham","doi":"10.1109/VMIC.1989.78034","DOIUrl":null,"url":null,"abstract":"An integrated computer-aided-design environment is presented which is suitable for interconnect process design. It displays device cross-sections and electrical performance parameters by linking information from layout, process flow, rigorous topography simulation, and electrical analysis. As a specific example, these CAD tools have been applied to a proposed planarization process to study the topographies resulting from different process parameters and layout mask designs. Exploratory electrical test structures have been developed to help demonstrate topography-induced increases in parasitic effects and to establish the validity of the simulation.<<ETX>>","PeriodicalId":302853,"journal":{"name":"Proceedings., Sixth International IEEE VLSI Multilevel Interconnection Conference","volume":"8 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1989-06-12","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Process simulation and experiment for RC-parasitics in multilevel metallization\",\"authors\":\"E. W. Scheckler, D. E. Lyons, A. Neureuther, W. Oldham\",\"doi\":\"10.1109/VMIC.1989.78034\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"An integrated computer-aided-design environment is presented which is suitable for interconnect process design. It displays device cross-sections and electrical performance parameters by linking information from layout, process flow, rigorous topography simulation, and electrical analysis. As a specific example, these CAD tools have been applied to a proposed planarization process to study the topographies resulting from different process parameters and layout mask designs. Exploratory electrical test structures have been developed to help demonstrate topography-induced increases in parasitic effects and to establish the validity of the simulation.<<ETX>>\",\"PeriodicalId\":302853,\"journal\":{\"name\":\"Proceedings., Sixth International IEEE VLSI Multilevel Interconnection Conference\",\"volume\":\"8 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1989-06-12\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Proceedings., Sixth International IEEE VLSI Multilevel Interconnection Conference\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/VMIC.1989.78034\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Proceedings., Sixth International IEEE VLSI Multilevel Interconnection Conference","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/VMIC.1989.78034","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

提出了一种适合互连工艺设计的集成计算机辅助设计环境。它通过连接布局、工艺流程、严格的地形模拟和电气分析等信息,显示设备的横截面和电气性能参数。作为一个具体的例子,这些CAD工具已被应用于一个拟议的平面化过程,以研究由不同的工艺参数和布局掩模设计产生的地形。探索性的电测试结构已经被开发出来,以帮助证明地形诱导的寄生效应的增加,并建立模拟的有效性
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Process simulation and experiment for RC-parasitics in multilevel metallization
An integrated computer-aided-design environment is presented which is suitable for interconnect process design. It displays device cross-sections and electrical performance parameters by linking information from layout, process flow, rigorous topography simulation, and electrical analysis. As a specific example, these CAD tools have been applied to a proposed planarization process to study the topographies resulting from different process parameters and layout mask designs. Exploratory electrical test structures have been developed to help demonstrate topography-induced increases in parasitic effects and to establish the validity of the simulation.<>
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信