200 MIPS单片1k FFT处理器

J. O'Brien, J. Mather, B. Holland
{"title":"200 MIPS单片1k FFT处理器","authors":"J. O'Brien, J. Mather, B. Holland","doi":"10.1109/ISSCC.1989.48244","DOIUrl":null,"url":null,"abstract":"A device is described which is capable of converting real or complex data from the time domain into the frequency domain, or vice versa. Its integrated dual-port workspace RAM, coefficient ROM, and multiple-resource data path allow the computation of a 1024-point complex transform in less than 100 mu s. No external memory is needed. Multiple devices can be connected in parallel to further increase processing benchmarks. The device can also be used as the core processor in the construction of large (>1 k) one- or two-dimensional transforms, but with additional external memory. Provision is also made for the computation of real-only data transforms with commensurate reductions in calculation time. Six devices in parallel will allow a 1 k transform to be computed at 40-MHz sample rate, equivalent to a 200-MHz radix-2 butterfly rate and an 800-MHz multiplication rate. The processor fabricated in 1.4- mu m CMOS technology, is designed for shrinking to a 1 mu m process. The die size is 13.16 mm*13.66 mm, and the device is assembled in an 84-pin PGA package. Power dissipation is 3 W with a 40-MHz system clock.<<ETX>>","PeriodicalId":385838,"journal":{"name":"IEEE International Solid-State Circuits Conference, 1989 ISSCC. Digest of Technical Papers","volume":"23 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1989-02-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"39","resultStr":"{\"title\":\"A 200 MIPS single-chip 1 k FFT processor\",\"authors\":\"J. O'Brien, J. Mather, B. Holland\",\"doi\":\"10.1109/ISSCC.1989.48244\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A device is described which is capable of converting real or complex data from the time domain into the frequency domain, or vice versa. Its integrated dual-port workspace RAM, coefficient ROM, and multiple-resource data path allow the computation of a 1024-point complex transform in less than 100 mu s. No external memory is needed. Multiple devices can be connected in parallel to further increase processing benchmarks. The device can also be used as the core processor in the construction of large (>1 k) one- or two-dimensional transforms, but with additional external memory. Provision is also made for the computation of real-only data transforms with commensurate reductions in calculation time. Six devices in parallel will allow a 1 k transform to be computed at 40-MHz sample rate, equivalent to a 200-MHz radix-2 butterfly rate and an 800-MHz multiplication rate. The processor fabricated in 1.4- mu m CMOS technology, is designed for shrinking to a 1 mu m process. The die size is 13.16 mm*13.66 mm, and the device is assembled in an 84-pin PGA package. Power dissipation is 3 W with a 40-MHz system clock.<<ETX>>\",\"PeriodicalId\":385838,\"journal\":{\"name\":\"IEEE International Solid-State Circuits Conference, 1989 ISSCC. Digest of Technical Papers\",\"volume\":\"23 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1989-02-15\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"39\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"IEEE International Solid-State Circuits Conference, 1989 ISSCC. Digest of Technical Papers\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISSCC.1989.48244\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE International Solid-State Circuits Conference, 1989 ISSCC. Digest of Technical Papers","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISSCC.1989.48244","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 39

摘要

描述了一种能够将真实或复杂数据从时域转换为频域的设备,反之亦然。其集成的双端口工作空间RAM,系数ROM和多资源数据路径允许在不到100 μ s的时间内计算1024点的复杂变换,无需外部存储器。多个设备可以并行连接,以进一步提高处理基准。该器件还可以用作构建大型(> 1k)一维或二维变换的核心处理器,但需要额外的外部存储器。还编列了计算纯真实数据变换的经费,计算时间相应减少。6个并行器件将允许在40 mhz采样率下计算1 k变换,相当于200 mhz基数-2蝴蝶率和800 mhz乘法率。该处理器采用1.4 μ m CMOS技术制造,旨在缩小到1 μ m工艺。芯片尺寸为13.16 mm*13.66 mm,器件采用84针PGA封装组装。功耗为3w,系统时钟为40mhz。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A 200 MIPS single-chip 1 k FFT processor
A device is described which is capable of converting real or complex data from the time domain into the frequency domain, or vice versa. Its integrated dual-port workspace RAM, coefficient ROM, and multiple-resource data path allow the computation of a 1024-point complex transform in less than 100 mu s. No external memory is needed. Multiple devices can be connected in parallel to further increase processing benchmarks. The device can also be used as the core processor in the construction of large (>1 k) one- or two-dimensional transforms, but with additional external memory. Provision is also made for the computation of real-only data transforms with commensurate reductions in calculation time. Six devices in parallel will allow a 1 k transform to be computed at 40-MHz sample rate, equivalent to a 200-MHz radix-2 butterfly rate and an 800-MHz multiplication rate. The processor fabricated in 1.4- mu m CMOS technology, is designed for shrinking to a 1 mu m process. The die size is 13.16 mm*13.66 mm, and the device is assembled in an 84-pin PGA package. Power dissipation is 3 W with a 40-MHz system clock.<>
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信