一个2.5 ghz 8.9 dbm IIP3电流复用LNA,采用0.18 μm CMOS技术

Ruofan Dai, Yunlong Zheng, Jun He, Weiran Kong, S. Zou
{"title":"一个2.5 ghz 8.9 dbm IIP3电流复用LNA,采用0.18 μm CMOS技术","authors":"Ruofan Dai, Yunlong Zheng, Jun He, Weiran Kong, S. Zou","doi":"10.1109/RFIT.2014.6933239","DOIUrl":null,"url":null,"abstract":"A 2.5-GHz low power high gain and high linearity CMOS low noise amplifier (LNA) is presented. The modified derivative superposition (MDS) technique is employed to improve the linearity performance. The bulk-bias control of auxiliary transistor (AT) in MDS technique is used to extend the AT's bias control range. The current-reused topology is utilized to full-fill the low power consumption and high gain simultaneously. The proposed LNA is fabricated in a 0.18-μm 1P3M RF CMOS process and consumes a 4.36-mA quiescent current from a 1V voltage supply. The measurement results show that the proposed LNA achieves 20.1dB power gain, 1.44dB NF, - 17.5-dB input PldB 8.9-dBm IIP3, 26.4-dB and 20.9-dB input and output return loss, respectively.","PeriodicalId":281858,"journal":{"name":"2014 IEEE International Symposium on Radio-Frequency Integration Technology","volume":"52 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2014-10-23","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"10","resultStr":"{\"title\":\"A 2.5-GHz 8.9-dBm IIP3 current-reused LNA in 0.18-μm CMOS technology\",\"authors\":\"Ruofan Dai, Yunlong Zheng, Jun He, Weiran Kong, S. Zou\",\"doi\":\"10.1109/RFIT.2014.6933239\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A 2.5-GHz low power high gain and high linearity CMOS low noise amplifier (LNA) is presented. The modified derivative superposition (MDS) technique is employed to improve the linearity performance. The bulk-bias control of auxiliary transistor (AT) in MDS technique is used to extend the AT's bias control range. The current-reused topology is utilized to full-fill the low power consumption and high gain simultaneously. The proposed LNA is fabricated in a 0.18-μm 1P3M RF CMOS process and consumes a 4.36-mA quiescent current from a 1V voltage supply. The measurement results show that the proposed LNA achieves 20.1dB power gain, 1.44dB NF, - 17.5-dB input PldB 8.9-dBm IIP3, 26.4-dB and 20.9-dB input and output return loss, respectively.\",\"PeriodicalId\":281858,\"journal\":{\"name\":\"2014 IEEE International Symposium on Radio-Frequency Integration Technology\",\"volume\":\"52 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2014-10-23\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"10\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2014 IEEE International Symposium on Radio-Frequency Integration Technology\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/RFIT.2014.6933239\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2014 IEEE International Symposium on Radio-Frequency Integration Technology","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RFIT.2014.6933239","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 10

摘要

提出了一种2.5 ghz低功率高增益高线性CMOS低噪声放大器。采用改进的导数叠加(MDS)技术来提高线性性能。在MDS技术中,利用辅助晶体管的体积偏置控制来扩展辅助晶体管的偏置控制范围。采用电流复用的拓扑结构,同时实现了低功耗和高增益。所提出的LNA采用0.18 μm 1P3M RF CMOS工艺制造,从1V电压电源消耗4.36 ma的静态电流。测量结果表明,该LNA的功率增益为20.1dB, NF增益为1.44dB,输入PldB为- 17.5 db,输入IIP3为8.9 dbm,输入输出回波损耗为26.4 db,输入输出回波损耗为20.9 db。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A 2.5-GHz 8.9-dBm IIP3 current-reused LNA in 0.18-μm CMOS technology
A 2.5-GHz low power high gain and high linearity CMOS low noise amplifier (LNA) is presented. The modified derivative superposition (MDS) technique is employed to improve the linearity performance. The bulk-bias control of auxiliary transistor (AT) in MDS technique is used to extend the AT's bias control range. The current-reused topology is utilized to full-fill the low power consumption and high gain simultaneously. The proposed LNA is fabricated in a 0.18-μm 1P3M RF CMOS process and consumes a 4.36-mA quiescent current from a 1V voltage supply. The measurement results show that the proposed LNA achieves 20.1dB power gain, 1.44dB NF, - 17.5-dB input PldB 8.9-dBm IIP3, 26.4-dB and 20.9-dB input and output return loss, respectively.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信