CMOS 40 MHz 8 b 105 mW两步ADC

N. Fukushima, T. Yamada, N. Kumazawa, Y. Hasegawa, M. Soneda
{"title":"CMOS 40 MHz 8 b 105 mW两步ADC","authors":"N. Fukushima, T. Yamada, N. Kumazawa, Y. Hasegawa, M. Soneda","doi":"10.1109/ISSCC.1989.48213","DOIUrl":null,"url":null,"abstract":"To meet the demand for digital signal processing of wideband video signals, a 40-MHz, 8-b ADC (analog/digital converter) with 105-mW power consumption on a 4.88-mm/sup 2/ chip has been developed using a 1.4- mu m standard-cell CMOS process. To obtain 8-b fast conversion, the ADC uses a sample-and-hold comparator with an averaging feature for differential linearity for high-speed sampling and high-frequency inputs and an expanded fine comparison to increase conversion speed. The block diagram of the converter is shown together with two techniques employed to increase conversion speed. The DC linearity of the converter at a 40-MHz conversion rate is shown. The limit of differential linearity is less than +or-0.5 least significant bit for 8 b. The measured power consumption as a function of sampling frequency and supply voltage is also shown. For 40-MHz sampled at a supply voltage of 5 V, the power consumed is 105 mW. For 14.3-MHz sampling at 3.5 V, the consumption drop to 27 mW.<<ETX>>","PeriodicalId":385838,"journal":{"name":"IEEE International Solid-State Circuits Conference, 1989 ISSCC. Digest of Technical Papers","volume":"14 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"1989-02-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"32","resultStr":"{\"title\":\"A CMOS 40 MHz 8 b 105 mW two-step ADC\",\"authors\":\"N. Fukushima, T. Yamada, N. Kumazawa, Y. Hasegawa, M. Soneda\",\"doi\":\"10.1109/ISSCC.1989.48213\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"To meet the demand for digital signal processing of wideband video signals, a 40-MHz, 8-b ADC (analog/digital converter) with 105-mW power consumption on a 4.88-mm/sup 2/ chip has been developed using a 1.4- mu m standard-cell CMOS process. To obtain 8-b fast conversion, the ADC uses a sample-and-hold comparator with an averaging feature for differential linearity for high-speed sampling and high-frequency inputs and an expanded fine comparison to increase conversion speed. The block diagram of the converter is shown together with two techniques employed to increase conversion speed. The DC linearity of the converter at a 40-MHz conversion rate is shown. The limit of differential linearity is less than +or-0.5 least significant bit for 8 b. The measured power consumption as a function of sampling frequency and supply voltage is also shown. For 40-MHz sampled at a supply voltage of 5 V, the power consumed is 105 mW. For 14.3-MHz sampling at 3.5 V, the consumption drop to 27 mW.<<ETX>>\",\"PeriodicalId\":385838,\"journal\":{\"name\":\"IEEE International Solid-State Circuits Conference, 1989 ISSCC. Digest of Technical Papers\",\"volume\":\"14 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"1989-02-15\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"32\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"IEEE International Solid-State Circuits Conference, 1989 ISSCC. Digest of Technical Papers\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISSCC.1989.48213\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"IEEE International Solid-State Circuits Conference, 1989 ISSCC. Digest of Technical Papers","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISSCC.1989.48213","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 32

摘要

为了满足宽带视频信号的数字信号处理需求,采用1.4 μ m标准单元CMOS工艺,在4.88 mm/sup /芯片上开发了一种功耗为105 mw的40mhz、8b模拟/数字转换器(ADC)。为了获得8b的快速转换,ADC使用一个采样保持比较器,该比较器具有差分线性的平均功能,用于高速采样和高频输入,并使用扩展的精细比较来提高转换速度。转换器的框图与提高转换速度的两种技术一起显示。图中显示了转换器在40 mhz转换速率下的直流线性度。差分线性的极限在8b时小于+或0.5最小有效位。测量的功耗作为采样频率和电源电压的函数也显示出来。对于在5 V电源电压下采样的40 mhz,所消耗的功率为105 mW。对于3.5 V的14.3 mhz采样,功耗降至27mw .>
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A CMOS 40 MHz 8 b 105 mW two-step ADC
To meet the demand for digital signal processing of wideband video signals, a 40-MHz, 8-b ADC (analog/digital converter) with 105-mW power consumption on a 4.88-mm/sup 2/ chip has been developed using a 1.4- mu m standard-cell CMOS process. To obtain 8-b fast conversion, the ADC uses a sample-and-hold comparator with an averaging feature for differential linearity for high-speed sampling and high-frequency inputs and an expanded fine comparison to increase conversion speed. The block diagram of the converter is shown together with two techniques employed to increase conversion speed. The DC linearity of the converter at a 40-MHz conversion rate is shown. The limit of differential linearity is less than +or-0.5 least significant bit for 8 b. The measured power consumption as a function of sampling frequency and supply voltage is also shown. For 40-MHz sampled at a supply voltage of 5 V, the power consumed is 105 mW. For 14.3-MHz sampling at 3.5 V, the consumption drop to 27 mW.<>
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信