Resen Ahn, Insung Koh, E. In, Kyeongyuk Min, Jongwha Chong
{"title":"一种适用于IEC 61850的高效单片网络处理器结构","authors":"Resen Ahn, Insung Koh, E. In, Kyeongyuk Min, Jongwha Chong","doi":"10.1109/ICCE.2011.5722592","DOIUrl":null,"url":null,"abstract":"In this paper, an efficient architecture of IEC 61850 network processor is proposed. Proposed architecture can achieve the low power consumption and the high reliability by the dedicated communication stack of IEC 61850 that implemented with HDL. And minimized control signal between main and IEC 61850 stack processor could help to increase the reliability and the processing speed. The proposed architecture implemented with Verilog HDL and verified with the test board. The proposed one chip solution process the advantage of low cost, low power, reliability and can be used for developing devices based on IEC 61850.","PeriodicalId":256368,"journal":{"name":"2011 IEEE International Conference on Consumer Electronics (ICCE)","volume":"24 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2011-03-03","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"An efficient architecture of one chip network processor for IEC 61850\",\"authors\":\"Resen Ahn, Insung Koh, E. In, Kyeongyuk Min, Jongwha Chong\",\"doi\":\"10.1109/ICCE.2011.5722592\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, an efficient architecture of IEC 61850 network processor is proposed. Proposed architecture can achieve the low power consumption and the high reliability by the dedicated communication stack of IEC 61850 that implemented with HDL. And minimized control signal between main and IEC 61850 stack processor could help to increase the reliability and the processing speed. The proposed architecture implemented with Verilog HDL and verified with the test board. The proposed one chip solution process the advantage of low cost, low power, reliability and can be used for developing devices based on IEC 61850.\",\"PeriodicalId\":256368,\"journal\":{\"name\":\"2011 IEEE International Conference on Consumer Electronics (ICCE)\",\"volume\":\"24 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2011-03-03\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2011 IEEE International Conference on Consumer Electronics (ICCE)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICCE.2011.5722592\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2011 IEEE International Conference on Consumer Electronics (ICCE)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICCE.2011.5722592","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
An efficient architecture of one chip network processor for IEC 61850
In this paper, an efficient architecture of IEC 61850 network processor is proposed. Proposed architecture can achieve the low power consumption and the high reliability by the dedicated communication stack of IEC 61850 that implemented with HDL. And minimized control signal between main and IEC 61850 stack processor could help to increase the reliability and the processing speed. The proposed architecture implemented with Verilog HDL and verified with the test board. The proposed one chip solution process the advantage of low cost, low power, reliability and can be used for developing devices based on IEC 61850.