{"title":"多项目晶圆片的平面规划和晶圆切割","authors":"Meng-Chiou Wu, Rung-Bin Lin","doi":"10.1109/ISQED.2005.106","DOIUrl":null,"url":null,"abstract":"A multi-project wafer having several chips placed on the same reticle to lower mask cost is key to low-volume IC fabrication. In this paper, we propose two MILP models for the simultaneous reticle floorplanning and wafer dicing problem, a formulation for the reticle floorplanning problem which either deals with a pre-selected reticle size or incorporates reticle size optimization into a floorplanning process, and two ILP models and a simulated annealing implementation for wafer dicing. Production volume requirement and chip replication are considered in reticle floorplanning to enhance dicing yield. Although our methods take longer to produce a floorplan, the floorplan results in better dicing yield than that obtained by previous work.","PeriodicalId":333840,"journal":{"name":"Sixth international symposium on quality electronic design (isqed'05)","volume":"14 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2005-03-21","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"16","resultStr":"{\"title\":\"Reticle floorplanning and wafer dicing for multiple project wafers\",\"authors\":\"Meng-Chiou Wu, Rung-Bin Lin\",\"doi\":\"10.1109/ISQED.2005.106\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A multi-project wafer having several chips placed on the same reticle to lower mask cost is key to low-volume IC fabrication. In this paper, we propose two MILP models for the simultaneous reticle floorplanning and wafer dicing problem, a formulation for the reticle floorplanning problem which either deals with a pre-selected reticle size or incorporates reticle size optimization into a floorplanning process, and two ILP models and a simulated annealing implementation for wafer dicing. Production volume requirement and chip replication are considered in reticle floorplanning to enhance dicing yield. Although our methods take longer to produce a floorplan, the floorplan results in better dicing yield than that obtained by previous work.\",\"PeriodicalId\":333840,\"journal\":{\"name\":\"Sixth international symposium on quality electronic design (isqed'05)\",\"volume\":\"14 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2005-03-21\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"16\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"Sixth international symposium on quality electronic design (isqed'05)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ISQED.2005.106\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"Sixth international symposium on quality electronic design (isqed'05)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ISQED.2005.106","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Reticle floorplanning and wafer dicing for multiple project wafers
A multi-project wafer having several chips placed on the same reticle to lower mask cost is key to low-volume IC fabrication. In this paper, we propose two MILP models for the simultaneous reticle floorplanning and wafer dicing problem, a formulation for the reticle floorplanning problem which either deals with a pre-selected reticle size or incorporates reticle size optimization into a floorplanning process, and two ILP models and a simulated annealing implementation for wafer dicing. Production volume requirement and chip replication are considered in reticle floorplanning to enhance dicing yield. Although our methods take longer to produce a floorplan, the floorplan results in better dicing yield than that obtained by previous work.