IEEE 802.22类涡轮交织器的一种新型硬件实现

M. Ahmadi, A. Azarpeyvand, S. M. Fakhraie, R. Asadpour
{"title":"IEEE 802.22类涡轮交织器的一种新型硬件实现","authors":"M. Ahmadi, A. Azarpeyvand, S. M. Fakhraie, R. Asadpour","doi":"10.1109/ACQED.2012.6320505","DOIUrl":null,"url":null,"abstract":"In this paper, we present different designs for hardware implementation of the IEEE 802.22 Turbo-Like Interleaver. In addition to classical approaches such as direct and ROM-based implementation, a novel architecture is proposed. All of the new and classical designs are implemented using VHDL, synthesized with standard cells of a 180 nm typical CMOS technology and compared in terms of area, power, and delay. Based on the simulation results, the proposed method results in 33% and 46% improvements in terms of area and power compared to the direct method. It also shows 88% saving in area and 46% reduction in power consumption rather than ROM-based method. Furthermore, its operating frequency meets the standard requirements.","PeriodicalId":161858,"journal":{"name":"2012 4th Asia Symposium on Quality Electronic Design (ASQED)","volume":"65 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2012-07-10","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"A novel hardware implementation for the IEEE 802.22 Turbo-Like Interleaver\",\"authors\":\"M. Ahmadi, A. Azarpeyvand, S. M. Fakhraie, R. Asadpour\",\"doi\":\"10.1109/ACQED.2012.6320505\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this paper, we present different designs for hardware implementation of the IEEE 802.22 Turbo-Like Interleaver. In addition to classical approaches such as direct and ROM-based implementation, a novel architecture is proposed. All of the new and classical designs are implemented using VHDL, synthesized with standard cells of a 180 nm typical CMOS technology and compared in terms of area, power, and delay. Based on the simulation results, the proposed method results in 33% and 46% improvements in terms of area and power compared to the direct method. It also shows 88% saving in area and 46% reduction in power consumption rather than ROM-based method. Furthermore, its operating frequency meets the standard requirements.\",\"PeriodicalId\":161858,\"journal\":{\"name\":\"2012 4th Asia Symposium on Quality Electronic Design (ASQED)\",\"volume\":\"65 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2012-07-10\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2012 4th Asia Symposium on Quality Electronic Design (ASQED)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ACQED.2012.6320505\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2012 4th Asia Symposium on Quality Electronic Design (ASQED)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ACQED.2012.6320505","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 0

摘要

在本文中,我们提出了IEEE 802.22类涡轮交织器的不同硬件实现设计。除了直接实现和基于rom的实现等经典方法外,还提出了一种新的体系结构。所有新的和经典的设计都是使用VHDL实现的,与180 nm典型CMOS技术的标准单元合成,并在面积,功率和延迟方面进行比较。仿真结果表明,与直接方法相比,该方法在面积和功耗方面分别提高了33%和46%。与基于rom的方法相比,它还可以节省88%的面积和46%的功耗。工作频率符合标准要求。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
A novel hardware implementation for the IEEE 802.22 Turbo-Like Interleaver
In this paper, we present different designs for hardware implementation of the IEEE 802.22 Turbo-Like Interleaver. In addition to classical approaches such as direct and ROM-based implementation, a novel architecture is proposed. All of the new and classical designs are implemented using VHDL, synthesized with standard cells of a 180 nm typical CMOS technology and compared in terms of area, power, and delay. Based on the simulation results, the proposed method results in 33% and 46% improvements in terms of area and power compared to the direct method. It also shows 88% saving in area and 46% reduction in power consumption rather than ROM-based method. Furthermore, its operating frequency meets the standard requirements.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信