基于FPGA的动态可重构FIR滤波器设计

Guangquan Zhao, Qiangqiang Ge, Yigang Zhang
{"title":"基于FPGA的动态可重构FIR滤波器设计","authors":"Guangquan Zhao, Qiangqiang Ge, Yigang Zhang","doi":"10.1109/IMCCC.2015.346","DOIUrl":null,"url":null,"abstract":"The traditional FIR filters based on reconfiguration have disadvantages with difficult to control and low-level automation. In addition, the traditional FIR filters take long time to configure. To solve these problems, a real-time reconfigurable FIR filter is proposed which is based on the dynamic partial reconfiguration technology of EAPR and based on multiply-accumulate structure. Finding the common and distinguish part by analyze the transfer function of the FIR filters within 1-15 order. Then the FIR filters are divided into static region and reconfigurable region. The design is proposed for the FPGA implementation of the reconfigurable FIR filter, which supports up to 121.265MHz operating frequency and 360KB file size about reconfiguration time is 4.57ms, when implemented in the Xilinx Virtex-5 FPGA device.","PeriodicalId":438549,"journal":{"name":"2015 Fifth International Conference on Instrumentation and Measurement, Computer, Communication and Control (IMCCC)","volume":"21 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2015-09-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"2","resultStr":"{\"title\":\"Dynamically Reconfigurable FIR Filter Design Based on FPGA\",\"authors\":\"Guangquan Zhao, Qiangqiang Ge, Yigang Zhang\",\"doi\":\"10.1109/IMCCC.2015.346\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"The traditional FIR filters based on reconfiguration have disadvantages with difficult to control and low-level automation. In addition, the traditional FIR filters take long time to configure. To solve these problems, a real-time reconfigurable FIR filter is proposed which is based on the dynamic partial reconfiguration technology of EAPR and based on multiply-accumulate structure. Finding the common and distinguish part by analyze the transfer function of the FIR filters within 1-15 order. Then the FIR filters are divided into static region and reconfigurable region. The design is proposed for the FPGA implementation of the reconfigurable FIR filter, which supports up to 121.265MHz operating frequency and 360KB file size about reconfiguration time is 4.57ms, when implemented in the Xilinx Virtex-5 FPGA device.\",\"PeriodicalId\":438549,\"journal\":{\"name\":\"2015 Fifth International Conference on Instrumentation and Measurement, Computer, Communication and Control (IMCCC)\",\"volume\":\"21 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2015-09-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"2\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2015 Fifth International Conference on Instrumentation and Measurement, Computer, Communication and Control (IMCCC)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/IMCCC.2015.346\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2015 Fifth International Conference on Instrumentation and Measurement, Computer, Communication and Control (IMCCC)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/IMCCC.2015.346","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 2

摘要

传统的基于重构的FIR滤波器存在控制难度大、自动化程度低的缺点。此外,传统的FIR滤波器需要很长时间来配置。为了解决这些问题,提出了一种基于EAPR动态部分重构技术的基于多重累积结构的实时可重构FIR滤波器。通过分析FIR滤波器在1-15阶内的传递函数,找出其共同点和区别所在。然后将FIR滤波器分为静态区和可重构区。提出了一种可重构FIR滤波器的FPGA实现方案,该滤波器支持高达121.265MHz的工作频率和360KB的文件大小,在Xilinx Virtex-5 FPGA器件上实现,重构时间为4.57ms。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Dynamically Reconfigurable FIR Filter Design Based on FPGA
The traditional FIR filters based on reconfiguration have disadvantages with difficult to control and low-level automation. In addition, the traditional FIR filters take long time to configure. To solve these problems, a real-time reconfigurable FIR filter is proposed which is based on the dynamic partial reconfiguration technology of EAPR and based on multiply-accumulate structure. Finding the common and distinguish part by analyze the transfer function of the FIR filters within 1-15 order. Then the FIR filters are divided into static region and reconfigurable region. The design is proposed for the FPGA implementation of the reconfigurable FIR filter, which supports up to 121.265MHz operating frequency and 360KB file size about reconfiguration time is 4.57ms, when implemented in the Xilinx Virtex-5 FPGA device.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信