GSM SoC中诱导相位失真的主动缓解

O. Eliezer, B. Staszewski, S. Bhatara, I. Bashir, P. Balsara
{"title":"GSM SoC中诱导相位失真的主动缓解","authors":"O. Eliezer, B. Staszewski, S. Bhatara, I. Bashir, P. Balsara","doi":"10.1109/RFIC.2008.4561376","DOIUrl":null,"url":null,"abstract":"A novel technique for the mitigation of self-interference in a GSM transmitter is presented. It was designed to mitigate the impact of interference caused by the transmitterpsilas high frequency signals to the on-chip circuitry responsible for generating the PLLpsilas crystal-based reference clock. Excessive jitter experienced in this reference clock causes intolerable modulation distortion, as it is effectively amplified by the PLL that produces the transmitterpsilas modulated carrier. The presented technique, leveraging on specific features of the all-digital PLL (ADPLL), was demonstrated in a GSM system-on-chip (SoC) based on the digital RF processor (DRPtrade) technology in 90 nm CMOS.","PeriodicalId":253375,"journal":{"name":"2008 IEEE Radio Frequency Integrated Circuits Symposium","volume":"9 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2008-07-15","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Active mitigation of induced phase distortion in a GSM SoC\",\"authors\":\"O. Eliezer, B. Staszewski, S. Bhatara, I. Bashir, P. Balsara\",\"doi\":\"10.1109/RFIC.2008.4561376\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A novel technique for the mitigation of self-interference in a GSM transmitter is presented. It was designed to mitigate the impact of interference caused by the transmitterpsilas high frequency signals to the on-chip circuitry responsible for generating the PLLpsilas crystal-based reference clock. Excessive jitter experienced in this reference clock causes intolerable modulation distortion, as it is effectively amplified by the PLL that produces the transmitterpsilas modulated carrier. The presented technique, leveraging on specific features of the all-digital PLL (ADPLL), was demonstrated in a GSM system-on-chip (SoC) based on the digital RF processor (DRPtrade) technology in 90 nm CMOS.\",\"PeriodicalId\":253375,\"journal\":{\"name\":\"2008 IEEE Radio Frequency Integrated Circuits Symposium\",\"volume\":\"9 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2008-07-15\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2008 IEEE Radio Frequency Integrated Circuits Symposium\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/RFIC.2008.4561376\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2008 IEEE Radio Frequency Integrated Circuits Symposium","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/RFIC.2008.4561376","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

摘要

提出了一种消除GSM发射机自干扰的新技术。它的设计是为了减轻发射机高频信号对片上电路造成的干扰的影响,片上电路负责产生基于PLLpsilas晶体的参考时钟。在这个参考时钟中经历的过度抖动会导致无法忍受的调制失真,因为它被产生发射机和调制载波的锁相环有效地放大。该技术利用全数字PLL (ADPLL)的特定特性,在基于90纳米CMOS数字射频处理器(DRPtrade)技术的GSM片上系统(SoC)中进行了演示。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Active mitigation of induced phase distortion in a GSM SoC
A novel technique for the mitigation of self-interference in a GSM transmitter is presented. It was designed to mitigate the impact of interference caused by the transmitterpsilas high frequency signals to the on-chip circuitry responsible for generating the PLLpsilas crystal-based reference clock. Excessive jitter experienced in this reference clock causes intolerable modulation distortion, as it is effectively amplified by the PLL that produces the transmitterpsilas modulated carrier. The presented technique, leveraging on specific features of the all-digital PLL (ADPLL), was demonstrated in a GSM system-on-chip (SoC) based on the digital RF processor (DRPtrade) technology in 90 nm CMOS.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信