微功耗E/D NMOS参考源设计研究

Yonggui Hu, G. Hu, Dongmei Zhu, Yun Xu, J. Yu
{"title":"微功耗E/D NMOS参考源设计研究","authors":"Yonggui Hu, G. Hu, Dongmei Zhu, Yun Xu, J. Yu","doi":"10.1109/ICASIC.2007.4415721","DOIUrl":null,"url":null,"abstract":"In this study, a novel micro power dissipation E/D NMOS reference source circuit was presented. The circuit is simple in structure, but is practical. Compared with a traditional BiCMOS band-gap reference source, the micro power dissipation E/D NMOS reference source has a small static current, and eliminates the need of parasitic bipolar transistor and resistor. All you need to do is to add a depletion-mode N-MOSFET process to a conventional P-well process technology. An E/D NMOS reference source circuit has been developed in 2 mum silicon-gate self-aligned CMOS process technology. In the range -55 to 125degC, the static current measured was less than 2 muA, the voltage regulation measured was less than 2mV, and the temperature coefficient measured was less than 100 ppm/degC.","PeriodicalId":120984,"journal":{"name":"2007 7th International Conference on ASIC","volume":"38 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2007-10-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"1","resultStr":"{\"title\":\"Studies on design of micro power consumption E/D NMOS reference source\",\"authors\":\"Yonggui Hu, G. Hu, Dongmei Zhu, Yun Xu, J. Yu\",\"doi\":\"10.1109/ICASIC.2007.4415721\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"In this study, a novel micro power dissipation E/D NMOS reference source circuit was presented. The circuit is simple in structure, but is practical. Compared with a traditional BiCMOS band-gap reference source, the micro power dissipation E/D NMOS reference source has a small static current, and eliminates the need of parasitic bipolar transistor and resistor. All you need to do is to add a depletion-mode N-MOSFET process to a conventional P-well process technology. An E/D NMOS reference source circuit has been developed in 2 mum silicon-gate self-aligned CMOS process technology. In the range -55 to 125degC, the static current measured was less than 2 muA, the voltage regulation measured was less than 2mV, and the temperature coefficient measured was less than 100 ppm/degC.\",\"PeriodicalId\":120984,\"journal\":{\"name\":\"2007 7th International Conference on ASIC\",\"volume\":\"38 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2007-10-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"1\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2007 7th International Conference on ASIC\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ICASIC.2007.4415721\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2007 7th International Conference on ASIC","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ICASIC.2007.4415721","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 1

摘要

本文提出了一种新型的微功耗E/D NMOS参考源电路。该电路结构简单,但很实用。与传统的BiCMOS带隙参考源相比,微功耗E/D NMOS参考源具有小的静态电流,并且消除了寄生双极晶体管和电阻的需要。您所需要做的就是将耗尽模式N-MOSFET工艺添加到传统的p阱工艺技术中。采用2 μ m硅栅自对准CMOS工艺技术,研制了E/D NMOS参考源电路。在-55 ~ 125degC范围内,测得的静态电流小于2mua,测得的稳压小于2mV,测得的温度系数小于100ppm /degC。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Studies on design of micro power consumption E/D NMOS reference source
In this study, a novel micro power dissipation E/D NMOS reference source circuit was presented. The circuit is simple in structure, but is practical. Compared with a traditional BiCMOS band-gap reference source, the micro power dissipation E/D NMOS reference source has a small static current, and eliminates the need of parasitic bipolar transistor and resistor. All you need to do is to add a depletion-mode N-MOSFET process to a conventional P-well process technology. An E/D NMOS reference source circuit has been developed in 2 mum silicon-gate self-aligned CMOS process technology. In the range -55 to 125degC, the static current measured was less than 2 muA, the voltage regulation measured was less than 2mV, and the temperature coefficient measured was less than 100 ppm/degC.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:481959085
Book学术官方微信