具有新颖结构的低功耗13位DAC

Taher Aspokeh, A. Amini, Ali Baradaranrezaeii, M. Yazdani
{"title":"具有新颖结构的低功耗13位DAC","authors":"Taher Aspokeh, A. Amini, Ali Baradaranrezaeii, M. Yazdani","doi":"10.23919/MIXDES.2018.8436764","DOIUrl":null,"url":null,"abstract":"A novel capacitive digital to analog convertor (DAC) is presented, suitable for low-power data conversion applications like portable stuffs as well. A 5-bit resistor string decreases the capacitor sizes and consequently the power consumption and the chip die size. The idea is applied to a 13-bit successive approximation analog to digital convertor (SA-ADC) where the bottom plate sampling and holding is performed in the same capacitors of the DAC. Moreover, no return to zero occurs during the quantization procedure. All these advantages reduce the power consumption more and more where the simulation results through HSPICE software level 49 parameters in $\\pmb{0.18\\mu \\mathrm{m}}$ standard CMOS process prove the precise operation and the great improvements. The proposed SA-ADC works with 1.8V power supply and it has the power consumption of $\\pmb{100\\mu \\mathrm{W}}$.","PeriodicalId":349007,"journal":{"name":"2018 25th International Conference \"Mixed Design of Integrated Circuits and System\" (MIXDES)","volume":"94 4 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2018-06-01","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"3","resultStr":"{\"title\":\"Low-Power 13-Bit DAC with a Novel Architecture in SA-ADC\",\"authors\":\"Taher Aspokeh, A. Amini, Ali Baradaranrezaeii, M. Yazdani\",\"doi\":\"10.23919/MIXDES.2018.8436764\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"A novel capacitive digital to analog convertor (DAC) is presented, suitable for low-power data conversion applications like portable stuffs as well. A 5-bit resistor string decreases the capacitor sizes and consequently the power consumption and the chip die size. The idea is applied to a 13-bit successive approximation analog to digital convertor (SA-ADC) where the bottom plate sampling and holding is performed in the same capacitors of the DAC. Moreover, no return to zero occurs during the quantization procedure. All these advantages reduce the power consumption more and more where the simulation results through HSPICE software level 49 parameters in $\\\\pmb{0.18\\\\mu \\\\mathrm{m}}$ standard CMOS process prove the precise operation and the great improvements. The proposed SA-ADC works with 1.8V power supply and it has the power consumption of $\\\\pmb{100\\\\mu \\\\mathrm{W}}$.\",\"PeriodicalId\":349007,\"journal\":{\"name\":\"2018 25th International Conference \\\"Mixed Design of Integrated Circuits and System\\\" (MIXDES)\",\"volume\":\"94 4 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2018-06-01\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"3\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2018 25th International Conference \\\"Mixed Design of Integrated Circuits and System\\\" (MIXDES)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.23919/MIXDES.2018.8436764\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2018 25th International Conference \"Mixed Design of Integrated Circuits and System\" (MIXDES)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.23919/MIXDES.2018.8436764","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
引用次数: 3

摘要

提出了一种新型的电容式数模转换器(DAC),适用于便携式设备等低功耗数据转换应用。一个5位电阻串减少电容器尺寸,从而降低功耗和芯片芯片尺寸。该思想应用于13位连续近似模拟数字转换器(SA-ADC),其中底板采样和保持在DAC的相同电容器中执行。此外,在量化过程中不会出现归零现象。通过HSPICE软件在$\pmb{0.18\mu \mathrm{m}}$标准CMOS工艺中49级参数的仿真结果证明了其精确的运行和巨大的改进。本文提出的SA-ADC采用1.8V电源,功耗为$\pmb{100\mu \ mathm {W}}$。
本文章由计算机程序翻译,如有差异,请以英文原文为准。
Low-Power 13-Bit DAC with a Novel Architecture in SA-ADC
A novel capacitive digital to analog convertor (DAC) is presented, suitable for low-power data conversion applications like portable stuffs as well. A 5-bit resistor string decreases the capacitor sizes and consequently the power consumption and the chip die size. The idea is applied to a 13-bit successive approximation analog to digital convertor (SA-ADC) where the bottom plate sampling and holding is performed in the same capacitors of the DAC. Moreover, no return to zero occurs during the quantization procedure. All these advantages reduce the power consumption more and more where the simulation results through HSPICE software level 49 parameters in $\pmb{0.18\mu \mathrm{m}}$ standard CMOS process prove the precise operation and the great improvements. The proposed SA-ADC works with 1.8V power supply and it has the power consumption of $\pmb{100\mu \mathrm{W}}$.
求助全文
通过发布文献求助,成功后即可免费获取论文全文。 去求助
来源期刊
自引率
0.00%
发文量
0
×
引用
GB/T 7714-2015
复制
MLA
复制
APA
复制
导出至
BibTeX EndNote RefMan NoteFirst NoteExpress
×
提示
您的信息不完整,为了账户安全,请先补充。
现在去补充
×
提示
您因"违规操作"
具体请查看互助需知
我知道了
×
提示
确定
请完成安全验证×
copy
已复制链接
快去分享给好友吧!
我知道了
右上角分享
点击右上角分享
0
联系我们:info@booksci.cn Book学术提供免费学术资源搜索服务,方便国内外学者检索中英文文献。致力于提供最便捷和优质的服务体验。 Copyright © 2023 布克学术 All rights reserved.
京ICP备2023020795号-1
ghs 京公网安备 11010802042870号
Book学术文献互助
Book学术文献互助群
群 号:604180095
Book学术官方微信