Jagath A.P, Ganesh Moorthy G, Muthu Murugan M, Aarthi. V.P.M.B., Sibi Rajan R, M. Sohaib
{"title":"设计一个针对不同IR下降目标的PnR流实现","authors":"Jagath A.P, Ganesh Moorthy G, Muthu Murugan M, Aarthi. V.P.M.B., Sibi Rajan R, M. Sohaib","doi":"10.1109/ViTECoN58111.2023.10157617","DOIUrl":null,"url":null,"abstract":"This paper describes the development of a Place-and-Route (PnR) flow implementation for different IR drop targets. IR drop is a significant concern in chip design, as it can lead to undesirable effects such as timing violations and power loss. Therefore, optimizing the IR drop is crucial for efficient chip design. In this project, we develop a PnR flow that can handle different IR drop targets, which will be achieved by modifying the placement and routing stages. The flow will be compared to existing PnR flows and evaluated using various benchmarks. The outcomes will show how well the suggested approach works and how it can handle various IR drop targets. Overall, this project will contribute to improving the efficiency and reliability of chip design by providing a flexible PnR flow that can handle different IR drop targets.","PeriodicalId":407488,"journal":{"name":"2023 2nd International Conference on Vision Towards Emerging Trends in Communication and Networking Technologies (ViTECoN)","volume":"44 1","pages":"0"},"PeriodicalIF":0.0000,"publicationDate":"2023-05-05","publicationTypes":"Journal Article","fieldsOfStudy":null,"isOpenAccess":false,"openAccessPdf":"","citationCount":"0","resultStr":"{\"title\":\"Design a PnR Flow Implementation for Different IR Drop Targets\",\"authors\":\"Jagath A.P, Ganesh Moorthy G, Muthu Murugan M, Aarthi. V.P.M.B., Sibi Rajan R, M. Sohaib\",\"doi\":\"10.1109/ViTECoN58111.2023.10157617\",\"DOIUrl\":null,\"url\":null,\"abstract\":\"This paper describes the development of a Place-and-Route (PnR) flow implementation for different IR drop targets. IR drop is a significant concern in chip design, as it can lead to undesirable effects such as timing violations and power loss. Therefore, optimizing the IR drop is crucial for efficient chip design. In this project, we develop a PnR flow that can handle different IR drop targets, which will be achieved by modifying the placement and routing stages. The flow will be compared to existing PnR flows and evaluated using various benchmarks. The outcomes will show how well the suggested approach works and how it can handle various IR drop targets. Overall, this project will contribute to improving the efficiency and reliability of chip design by providing a flexible PnR flow that can handle different IR drop targets.\",\"PeriodicalId\":407488,\"journal\":{\"name\":\"2023 2nd International Conference on Vision Towards Emerging Trends in Communication and Networking Technologies (ViTECoN)\",\"volume\":\"44 1\",\"pages\":\"0\"},\"PeriodicalIF\":0.0000,\"publicationDate\":\"2023-05-05\",\"publicationTypes\":\"Journal Article\",\"fieldsOfStudy\":null,\"isOpenAccess\":false,\"openAccessPdf\":\"\",\"citationCount\":\"0\",\"resultStr\":null,\"platform\":\"Semanticscholar\",\"paperid\":null,\"PeriodicalName\":\"2023 2nd International Conference on Vision Towards Emerging Trends in Communication and Networking Technologies (ViTECoN)\",\"FirstCategoryId\":\"1085\",\"ListUrlMain\":\"https://doi.org/10.1109/ViTECoN58111.2023.10157617\",\"RegionNum\":0,\"RegionCategory\":null,\"ArticlePicture\":[],\"TitleCN\":null,\"AbstractTextCN\":null,\"PMCID\":null,\"EPubDate\":\"\",\"PubModel\":\"\",\"JCR\":\"\",\"JCRName\":\"\",\"Score\":null,\"Total\":0}","platform":"Semanticscholar","paperid":null,"PeriodicalName":"2023 2nd International Conference on Vision Towards Emerging Trends in Communication and Networking Technologies (ViTECoN)","FirstCategoryId":"1085","ListUrlMain":"https://doi.org/10.1109/ViTECoN58111.2023.10157617","RegionNum":0,"RegionCategory":null,"ArticlePicture":[],"TitleCN":null,"AbstractTextCN":null,"PMCID":null,"EPubDate":"","PubModel":"","JCR":"","JCRName":"","Score":null,"Total":0}
Design a PnR Flow Implementation for Different IR Drop Targets
This paper describes the development of a Place-and-Route (PnR) flow implementation for different IR drop targets. IR drop is a significant concern in chip design, as it can lead to undesirable effects such as timing violations and power loss. Therefore, optimizing the IR drop is crucial for efficient chip design. In this project, we develop a PnR flow that can handle different IR drop targets, which will be achieved by modifying the placement and routing stages. The flow will be compared to existing PnR flows and evaluated using various benchmarks. The outcomes will show how well the suggested approach works and how it can handle various IR drop targets. Overall, this project will contribute to improving the efficiency and reliability of chip design by providing a flexible PnR flow that can handle different IR drop targets.